soc.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519
  1. /*
  2. * Copyright 2014-2015 Freescale Semiconductor
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <fsl_ifc.h>
  8. #include <ahci.h>
  9. #include <scsi.h>
  10. #include <asm/arch/fsl_serdes.h>
  11. #include <asm/arch/soc.h>
  12. #include <asm/io.h>
  13. #include <asm/global_data.h>
  14. #include <asm/arch-fsl-layerscape/config.h>
  15. #ifdef CONFIG_LAYERSCAPE_NS_ACCESS
  16. #include <fsl_csu.h>
  17. #endif
  18. #ifdef CONFIG_SYS_FSL_DDR
  19. #include <fsl_ddr_sdram.h>
  20. #include <fsl_ddr.h>
  21. #endif
  22. #ifdef CONFIG_CHAIN_OF_TRUST
  23. #include <fsl_validate.h>
  24. #endif
  25. DECLARE_GLOBAL_DATA_PTR;
  26. bool soc_has_dp_ddr(void)
  27. {
  28. struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
  29. u32 svr = gur_in32(&gur->svr);
  30. /* LS2085A, LS2088A, LS2048A has DP_DDR */
  31. if ((SVR_SOC_VER(svr) == SVR_LS2085A) ||
  32. (SVR_SOC_VER(svr) == SVR_LS2088A) ||
  33. (SVR_SOC_VER(svr) == SVR_LS2048A))
  34. return true;
  35. return false;
  36. }
  37. bool soc_has_aiop(void)
  38. {
  39. struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
  40. u32 svr = gur_in32(&gur->svr);
  41. /* LS2085A has AIOP */
  42. if (SVR_SOC_VER(svr) == SVR_LS2085A)
  43. return true;
  44. return false;
  45. }
  46. #if defined(CONFIG_FSL_LSCH3)
  47. /*
  48. * This erratum requires setting a value to eddrtqcr1 to
  49. * optimal the DDR performance.
  50. */
  51. static void erratum_a008336(void)
  52. {
  53. #ifdef CONFIG_SYS_FSL_ERRATUM_A008336
  54. u32 *eddrtqcr1;
  55. #ifdef CONFIG_SYS_FSL_DCSR_DDR_ADDR
  56. eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR_ADDR + 0x800;
  57. if (fsl_ddr_get_version(0) == 0x50200)
  58. out_le32(eddrtqcr1, 0x63b30002);
  59. #endif
  60. #ifdef CONFIG_SYS_FSL_DCSR_DDR2_ADDR
  61. eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR2_ADDR + 0x800;
  62. if (fsl_ddr_get_version(0) == 0x50200)
  63. out_le32(eddrtqcr1, 0x63b30002);
  64. #endif
  65. #endif
  66. }
  67. /*
  68. * This erratum requires a register write before being Memory
  69. * controller 3 being enabled.
  70. */
  71. static void erratum_a008514(void)
  72. {
  73. #ifdef CONFIG_SYS_FSL_ERRATUM_A008514
  74. u32 *eddrtqcr1;
  75. #ifdef CONFIG_SYS_FSL_DCSR_DDR3_ADDR
  76. eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR3_ADDR + 0x800;
  77. out_le32(eddrtqcr1, 0x63b20002);
  78. #endif
  79. #endif
  80. }
  81. #ifdef CONFIG_SYS_FSL_ERRATUM_A009635
  82. #define PLATFORM_CYCLE_ENV_VAR "a009635_interval_val"
  83. static unsigned long get_internval_val_mhz(void)
  84. {
  85. char *interval = getenv(PLATFORM_CYCLE_ENV_VAR);
  86. /*
  87. * interval is the number of platform cycles(MHz) between
  88. * wake up events generated by EPU.
  89. */
  90. ulong interval_mhz = get_bus_freq(0) / (1000 * 1000);
  91. if (interval)
  92. interval_mhz = simple_strtoul(interval, NULL, 10);
  93. return interval_mhz;
  94. }
  95. void erratum_a009635(void)
  96. {
  97. u32 val;
  98. unsigned long interval_mhz = get_internval_val_mhz();
  99. if (!interval_mhz)
  100. return;
  101. val = in_le32(DCSR_CGACRE5);
  102. writel(val | 0x00000200, DCSR_CGACRE5);
  103. val = in_le32(EPU_EPCMPR5);
  104. writel(interval_mhz, EPU_EPCMPR5);
  105. val = in_le32(EPU_EPCCR5);
  106. writel(val | 0x82820000, EPU_EPCCR5);
  107. val = in_le32(EPU_EPSMCR5);
  108. writel(val | 0x002f0000, EPU_EPSMCR5);
  109. val = in_le32(EPU_EPECR5);
  110. writel(val | 0x20000000, EPU_EPECR5);
  111. val = in_le32(EPU_EPGCR);
  112. writel(val | 0x80000000, EPU_EPGCR);
  113. }
  114. #endif /* CONFIG_SYS_FSL_ERRATUM_A009635 */
  115. static void erratum_rcw_src(void)
  116. {
  117. #if defined(CONFIG_SPL)
  118. u32 __iomem *dcfg_ccsr = (u32 __iomem *)DCFG_BASE;
  119. u32 __iomem *dcfg_dcsr = (u32 __iomem *)DCFG_DCSR_BASE;
  120. u32 val;
  121. val = in_le32(dcfg_ccsr + DCFG_PORSR1 / 4);
  122. val &= ~DCFG_PORSR1_RCW_SRC;
  123. val |= DCFG_PORSR1_RCW_SRC_NOR;
  124. out_le32(dcfg_dcsr + DCFG_DCSR_PORCR1 / 4, val);
  125. #endif
  126. }
  127. #define I2C_DEBUG_REG 0x6
  128. #define I2C_GLITCH_EN 0x8
  129. /*
  130. * This erratum requires setting glitch_en bit to enable
  131. * digital glitch filter to improve clock stability.
  132. */
  133. static void erratum_a009203(void)
  134. {
  135. u8 __iomem *ptr;
  136. #ifdef CONFIG_SYS_I2C
  137. #ifdef I2C1_BASE_ADDR
  138. ptr = (u8 __iomem *)(I2C1_BASE_ADDR + I2C_DEBUG_REG);
  139. writeb(I2C_GLITCH_EN, ptr);
  140. #endif
  141. #ifdef I2C2_BASE_ADDR
  142. ptr = (u8 __iomem *)(I2C2_BASE_ADDR + I2C_DEBUG_REG);
  143. writeb(I2C_GLITCH_EN, ptr);
  144. #endif
  145. #ifdef I2C3_BASE_ADDR
  146. ptr = (u8 __iomem *)(I2C3_BASE_ADDR + I2C_DEBUG_REG);
  147. writeb(I2C_GLITCH_EN, ptr);
  148. #endif
  149. #ifdef I2C4_BASE_ADDR
  150. ptr = (u8 __iomem *)(I2C4_BASE_ADDR + I2C_DEBUG_REG);
  151. writeb(I2C_GLITCH_EN, ptr);
  152. #endif
  153. #endif
  154. }
  155. void bypass_smmu(void)
  156. {
  157. u32 val;
  158. val = (in_le32(SMMU_SCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
  159. out_le32(SMMU_SCR0, val);
  160. val = (in_le32(SMMU_NSCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
  161. out_le32(SMMU_NSCR0, val);
  162. }
  163. void fsl_lsch3_early_init_f(void)
  164. {
  165. erratum_rcw_src();
  166. init_early_memctl_regs(); /* tighten IFC timing */
  167. erratum_a009203();
  168. erratum_a008514();
  169. erratum_a008336();
  170. #ifdef CONFIG_CHAIN_OF_TRUST
  171. /* In case of Secure Boot, the IBR configures the SMMU
  172. * to allow only Secure transactions.
  173. * SMMU must be reset in bypass mode.
  174. * Set the ClientPD bit and Clear the USFCFG Bit
  175. */
  176. if (fsl_check_boot_mode_secure() == 1)
  177. bypass_smmu();
  178. #endif
  179. }
  180. #ifdef CONFIG_SCSI_AHCI_PLAT
  181. int sata_init(void)
  182. {
  183. struct ccsr_ahci __iomem *ccsr_ahci;
  184. ccsr_ahci = (void *)CONFIG_SYS_SATA2;
  185. out_le32(&ccsr_ahci->ppcfg, AHCI_PORT_PHY_1_CFG);
  186. out_le32(&ccsr_ahci->ptc, AHCI_PORT_TRANS_CFG);
  187. out_le32(&ccsr_ahci->axicc, AHCI_PORT_AXICC_CFG);
  188. ccsr_ahci = (void *)CONFIG_SYS_SATA1;
  189. out_le32(&ccsr_ahci->ppcfg, AHCI_PORT_PHY_1_CFG);
  190. out_le32(&ccsr_ahci->ptc, AHCI_PORT_TRANS_CFG);
  191. out_le32(&ccsr_ahci->axicc, AHCI_PORT_AXICC_CFG);
  192. ahci_init((void __iomem *)CONFIG_SYS_SATA1);
  193. scsi_scan(0);
  194. return 0;
  195. }
  196. #endif
  197. #elif defined(CONFIG_FSL_LSCH2)
  198. #ifdef CONFIG_SCSI_AHCI_PLAT
  199. int sata_init(void)
  200. {
  201. struct ccsr_ahci __iomem *ccsr_ahci = (void *)CONFIG_SYS_SATA;
  202. /* Disable SATA ECC */
  203. out_le32((void *)CONFIG_SYS_DCSR_DCFG_ADDR + 0x520, 0x80000000);
  204. out_le32(&ccsr_ahci->ppcfg, AHCI_PORT_PHY_1_CFG);
  205. out_le32(&ccsr_ahci->ptc, AHCI_PORT_TRANS_CFG);
  206. out_le32(&ccsr_ahci->axicc, AHCI_PORT_AXICC_CFG);
  207. ahci_init((void __iomem *)CONFIG_SYS_SATA);
  208. scsi_scan(0);
  209. return 0;
  210. }
  211. #endif
  212. static void erratum_a009929(void)
  213. {
  214. #ifdef CONFIG_SYS_FSL_ERRATUM_A009929
  215. struct ccsr_gur *gur = (void *)CONFIG_SYS_FSL_GUTS_ADDR;
  216. u32 __iomem *dcsr_cop_ccp = (void *)CONFIG_SYS_DCSR_COP_CCP_ADDR;
  217. u32 rstrqmr1 = gur_in32(&gur->rstrqmr1);
  218. rstrqmr1 |= 0x00000400;
  219. gur_out32(&gur->rstrqmr1, rstrqmr1);
  220. writel(0x01000000, dcsr_cop_ccp);
  221. #endif
  222. }
  223. /*
  224. * This erratum requires setting a value to eddrtqcr1 to optimal
  225. * the DDR performance. The eddrtqcr1 register is in SCFG space
  226. * of LS1043A and the offset is 0x157_020c.
  227. */
  228. #if defined(CONFIG_SYS_FSL_ERRATUM_A009660) \
  229. && defined(CONFIG_SYS_FSL_ERRATUM_A008514)
  230. #error A009660 and A008514 can not be both enabled.
  231. #endif
  232. static void erratum_a009660(void)
  233. {
  234. #ifdef CONFIG_SYS_FSL_ERRATUM_A009660
  235. u32 *eddrtqcr1 = (void *)CONFIG_SYS_FSL_SCFG_ADDR + 0x20c;
  236. out_be32(eddrtqcr1, 0x63b20042);
  237. #endif
  238. }
  239. static void erratum_a008850_early(void)
  240. {
  241. #ifdef CONFIG_SYS_FSL_ERRATUM_A008850
  242. /* part 1 of 2 */
  243. struct ccsr_cci400 __iomem *cci = (void *)CONFIG_SYS_CCI400_ADDR;
  244. struct ccsr_ddr __iomem *ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
  245. /* disables propagation of barrier transactions to DDRC from CCI400 */
  246. out_le32(&cci->ctrl_ord, CCI400_CTRLORD_TERM_BARRIER);
  247. /* disable the re-ordering in DDRC */
  248. ddr_out32(&ddr->eor, DDR_EOR_RD_REOD_DIS | DDR_EOR_WD_REOD_DIS);
  249. #endif
  250. }
  251. void erratum_a008850_post(void)
  252. {
  253. #ifdef CONFIG_SYS_FSL_ERRATUM_A008850
  254. /* part 2 of 2 */
  255. struct ccsr_cci400 __iomem *cci = (void *)CONFIG_SYS_CCI400_ADDR;
  256. struct ccsr_ddr __iomem *ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
  257. u32 tmp;
  258. /* enable propagation of barrier transactions to DDRC from CCI400 */
  259. out_le32(&cci->ctrl_ord, CCI400_CTRLORD_EN_BARRIER);
  260. /* enable the re-ordering in DDRC */
  261. tmp = ddr_in32(&ddr->eor);
  262. tmp &= ~(DDR_EOR_RD_REOD_DIS | DDR_EOR_WD_REOD_DIS);
  263. ddr_out32(&ddr->eor, tmp);
  264. #endif
  265. }
  266. #ifdef CONFIG_SYS_FSL_ERRATUM_A010315
  267. void erratum_a010315(void)
  268. {
  269. int i;
  270. for (i = PCIE1; i <= PCIE4; i++)
  271. if (!is_serdes_configured(i)) {
  272. debug("PCIe%d: disabled all R/W permission!\n", i);
  273. set_pcie_ns_access(i, 0);
  274. }
  275. }
  276. #endif
  277. static void erratum_a010539(void)
  278. {
  279. #if defined(CONFIG_SYS_FSL_ERRATUM_A010539) && defined(CONFIG_QSPI_BOOT)
  280. struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
  281. u32 porsr1;
  282. porsr1 = in_be32(&gur->porsr1);
  283. porsr1 &= ~FSL_CHASSIS2_CCSR_PORSR1_RCW_MASK;
  284. out_be32((void *)(CONFIG_SYS_DCSR_DCFG_ADDR + DCFG_DCSR_PORCR1),
  285. porsr1);
  286. #endif
  287. }
  288. /* Get VDD in the unit mV from voltage ID */
  289. int get_core_volt_from_fuse(void)
  290. {
  291. struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
  292. int vdd;
  293. u32 fusesr;
  294. u8 vid;
  295. fusesr = in_be32(&gur->dcfg_fusesr);
  296. debug("%s: fusesr = 0x%x\n", __func__, fusesr);
  297. vid = (fusesr >> FSL_CHASSIS2_DCFG_FUSESR_ALTVID_SHIFT) &
  298. FSL_CHASSIS2_DCFG_FUSESR_ALTVID_MASK;
  299. if ((vid == 0) || (vid == FSL_CHASSIS2_DCFG_FUSESR_ALTVID_MASK)) {
  300. vid = (fusesr >> FSL_CHASSIS2_DCFG_FUSESR_VID_SHIFT) &
  301. FSL_CHASSIS2_DCFG_FUSESR_VID_MASK;
  302. }
  303. debug("%s: VID = 0x%x\n", __func__, vid);
  304. switch (vid) {
  305. case 0x00: /* VID isn't supported */
  306. vdd = -EINVAL;
  307. debug("%s: The VID feature is not supported\n", __func__);
  308. break;
  309. case 0x08: /* 0.9V silicon */
  310. vdd = 900;
  311. break;
  312. case 0x10: /* 1.0V silicon */
  313. vdd = 1000;
  314. break;
  315. default: /* Other core voltage */
  316. vdd = -EINVAL;
  317. printf("%s: The VID(%x) isn't supported\n", __func__, vid);
  318. break;
  319. }
  320. debug("%s: The required minimum volt of CORE is %dmV\n", __func__, vdd);
  321. return vdd;
  322. }
  323. __weak int board_switch_core_volt(u32 vdd)
  324. {
  325. return 0;
  326. }
  327. static int setup_core_volt(u32 vdd)
  328. {
  329. return board_setup_core_volt(vdd);
  330. }
  331. #ifdef CONFIG_SYS_FSL_DDR
  332. static void ddr_enable_0v9_volt(bool en)
  333. {
  334. struct ccsr_ddr __iomem *ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
  335. u32 tmp;
  336. tmp = ddr_in32(&ddr->ddr_cdr1);
  337. if (en)
  338. tmp |= DDR_CDR1_V0PT9_EN;
  339. else
  340. tmp &= ~DDR_CDR1_V0PT9_EN;
  341. ddr_out32(&ddr->ddr_cdr1, tmp);
  342. }
  343. #endif
  344. int setup_chip_volt(void)
  345. {
  346. int vdd;
  347. vdd = get_core_volt_from_fuse();
  348. /* Nothing to do for silicons doesn't support VID */
  349. if (vdd < 0)
  350. return vdd;
  351. if (setup_core_volt(vdd))
  352. printf("%s: Switch core VDD to %dmV failed\n", __func__, vdd);
  353. #ifdef CONFIG_SYS_HAS_SERDES
  354. if (setup_serdes_volt(vdd))
  355. printf("%s: Switch SVDD to %dmV failed\n", __func__, vdd);
  356. #endif
  357. #ifdef CONFIG_SYS_FSL_DDR
  358. if (vdd == 900)
  359. ddr_enable_0v9_volt(true);
  360. #endif
  361. return 0;
  362. }
  363. void fsl_lsch2_early_init_f(void)
  364. {
  365. struct ccsr_cci400 *cci = (struct ccsr_cci400 *)CONFIG_SYS_CCI400_ADDR;
  366. struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
  367. #ifdef CONFIG_LAYERSCAPE_NS_ACCESS
  368. enable_layerscape_ns_access();
  369. #endif
  370. #ifdef CONFIG_FSL_IFC
  371. init_early_memctl_regs(); /* tighten IFC timing */
  372. #endif
  373. #if defined(CONFIG_FSL_QSPI) && !defined(CONFIG_QSPI_BOOT)
  374. out_be32(&scfg->qspi_cfg, SCFG_QSPI_CLKSEL);
  375. #endif
  376. /* Make SEC reads and writes snoopable */
  377. setbits_be32(&scfg->snpcnfgcr, SCFG_SNPCNFGCR_SECRDSNP |
  378. SCFG_SNPCNFGCR_SECWRSNP |
  379. SCFG_SNPCNFGCR_SATARDSNP |
  380. SCFG_SNPCNFGCR_SATAWRSNP);
  381. /*
  382. * Enable snoop requests and DVM message requests for
  383. * Slave insterface S4 (A53 core cluster)
  384. */
  385. out_le32(&cci->slave[4].snoop_ctrl,
  386. CCI400_DVM_MESSAGE_REQ_EN | CCI400_SNOOP_REQ_EN);
  387. /* Erratum */
  388. erratum_a008850_early(); /* part 1 of 2 */
  389. erratum_a009929();
  390. erratum_a009660();
  391. erratum_a010539();
  392. }
  393. #endif
  394. #ifdef CONFIG_QSPI_AHB_INIT
  395. /* Enable 4bytes address support and fast read */
  396. int qspi_ahb_init(void)
  397. {
  398. u32 *qspi_lut, lut_key, *qspi_key;
  399. qspi_key = (void *)SYS_FSL_QSPI_ADDR + 0x300;
  400. qspi_lut = (void *)SYS_FSL_QSPI_ADDR + 0x310;
  401. lut_key = in_be32(qspi_key);
  402. if (lut_key == 0x5af05af0) {
  403. /* That means the register is BE */
  404. out_be32(qspi_key, 0x5af05af0);
  405. /* Unlock the lut table */
  406. out_be32(qspi_key + 1, 0x00000002);
  407. out_be32(qspi_lut, 0x0820040c);
  408. out_be32(qspi_lut + 1, 0x1c080c08);
  409. out_be32(qspi_lut + 2, 0x00002400);
  410. /* Lock the lut table */
  411. out_be32(qspi_key, 0x5af05af0);
  412. out_be32(qspi_key + 1, 0x00000001);
  413. } else {
  414. /* That means the register is LE */
  415. out_le32(qspi_key, 0x5af05af0);
  416. /* Unlock the lut table */
  417. out_le32(qspi_key + 1, 0x00000002);
  418. out_le32(qspi_lut, 0x0820040c);
  419. out_le32(qspi_lut + 1, 0x1c080c08);
  420. out_le32(qspi_lut + 2, 0x00002400);
  421. /* Lock the lut table */
  422. out_le32(qspi_key, 0x5af05af0);
  423. out_le32(qspi_key + 1, 0x00000001);
  424. }
  425. return 0;
  426. }
  427. #endif
  428. #ifdef CONFIG_BOARD_LATE_INIT
  429. int board_late_init(void)
  430. {
  431. #ifdef CONFIG_SCSI_AHCI_PLAT
  432. sata_init();
  433. #endif
  434. #ifdef CONFIG_CHAIN_OF_TRUST
  435. fsl_setenv_chain_of_trust();
  436. #endif
  437. #ifdef CONFIG_QSPI_AHB_INIT
  438. qspi_ahb_init();
  439. #endif
  440. return 0;
  441. }
  442. #endif