zynq_gem.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742
  1. /*
  2. * (C) Copyright 2011 Michal Simek
  3. *
  4. * Michal SIMEK <monstr@monstr.eu>
  5. *
  6. * Based on Xilinx gmac driver:
  7. * (C) Copyright 2011 Xilinx
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <clk.h>
  12. #include <common.h>
  13. #include <dm.h>
  14. #include <net.h>
  15. #include <netdev.h>
  16. #include <config.h>
  17. #include <console.h>
  18. #include <malloc.h>
  19. #include <asm/io.h>
  20. #include <phy.h>
  21. #include <miiphy.h>
  22. #include <wait_bit.h>
  23. #include <watchdog.h>
  24. #include <asm/system.h>
  25. #include <asm/arch/hardware.h>
  26. #include <asm/arch/sys_proto.h>
  27. #include <linux/errno.h>
  28. DECLARE_GLOBAL_DATA_PTR;
  29. /* Bit/mask specification */
  30. #define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
  31. #define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
  32. #define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
  33. #define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
  34. #define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
  35. #define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
  36. #define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
  37. #define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
  38. #define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
  39. #define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
  40. #define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
  41. /* Wrap bit, last descriptor */
  42. #define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
  43. #define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
  44. #define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */
  45. #define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
  46. #define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
  47. #define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
  48. #define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
  49. #define ZYNQ_GEM_NWCFG_SPEED100 0x00000001 /* 100 Mbps operation */
  50. #define ZYNQ_GEM_NWCFG_SPEED1000 0x00000400 /* 1Gbps operation */
  51. #define ZYNQ_GEM_NWCFG_FDEN 0x00000002 /* Full Duplex mode */
  52. #define ZYNQ_GEM_NWCFG_FSREM 0x00020000 /* FCS removal */
  53. #define ZYNQ_GEM_NWCFG_SGMII_ENBL 0x08000000 /* SGMII Enable */
  54. #define ZYNQ_GEM_NWCFG_PCS_SEL 0x00000800 /* PCS select */
  55. #ifdef CONFIG_ARM64
  56. #define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x00100000 /* Div pclk by 64, max 160MHz */
  57. #else
  58. #define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000c0000 /* Div pclk by 48, max 120MHz */
  59. #endif
  60. #ifdef CONFIG_ARM64
  61. # define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
  62. #else
  63. # define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
  64. #endif
  65. #define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
  66. ZYNQ_GEM_NWCFG_FDEN | \
  67. ZYNQ_GEM_NWCFG_FSREM | \
  68. ZYNQ_GEM_NWCFG_MDCCLKDIV)
  69. #define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
  70. #define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
  71. /* Use full configured addressable space (8 Kb) */
  72. #define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
  73. /* Use full configured addressable space (4 Kb) */
  74. #define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
  75. /* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
  76. #define ZYNQ_GEM_DMACR_RXBUF 0x00180000
  77. #define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
  78. ZYNQ_GEM_DMACR_RXSIZE | \
  79. ZYNQ_GEM_DMACR_TXSIZE | \
  80. ZYNQ_GEM_DMACR_RXBUF)
  81. #define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */
  82. #define ZYNQ_GEM_PCS_CTL_ANEG_ENBL 0x1000
  83. /* Use MII register 1 (MII status register) to detect PHY */
  84. #define PHY_DETECT_REG 1
  85. /* Mask used to verify certain PHY features (or register contents)
  86. * in the register above:
  87. * 0x1000: 10Mbps full duplex support
  88. * 0x0800: 10Mbps half duplex support
  89. * 0x0008: Auto-negotiation support
  90. */
  91. #define PHY_DETECT_MASK 0x1808
  92. /* TX BD status masks */
  93. #define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
  94. #define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
  95. #define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
  96. /* Clock frequencies for different speeds */
  97. #define ZYNQ_GEM_FREQUENCY_10 2500000UL
  98. #define ZYNQ_GEM_FREQUENCY_100 25000000UL
  99. #define ZYNQ_GEM_FREQUENCY_1000 125000000UL
  100. /* Device registers */
  101. struct zynq_gem_regs {
  102. u32 nwctrl; /* 0x0 - Network Control reg */
  103. u32 nwcfg; /* 0x4 - Network Config reg */
  104. u32 nwsr; /* 0x8 - Network Status reg */
  105. u32 reserved1;
  106. u32 dmacr; /* 0x10 - DMA Control reg */
  107. u32 txsr; /* 0x14 - TX Status reg */
  108. u32 rxqbase; /* 0x18 - RX Q Base address reg */
  109. u32 txqbase; /* 0x1c - TX Q Base address reg */
  110. u32 rxsr; /* 0x20 - RX Status reg */
  111. u32 reserved2[2];
  112. u32 idr; /* 0x2c - Interrupt Disable reg */
  113. u32 reserved3;
  114. u32 phymntnc; /* 0x34 - Phy Maintaince reg */
  115. u32 reserved4[18];
  116. u32 hashl; /* 0x80 - Hash Low address reg */
  117. u32 hashh; /* 0x84 - Hash High address reg */
  118. #define LADDR_LOW 0
  119. #define LADDR_HIGH 1
  120. u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
  121. u32 match[4]; /* 0xa8 - Type ID1 Match reg */
  122. u32 reserved6[18];
  123. #define STAT_SIZE 44
  124. u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
  125. u32 reserved9[20];
  126. u32 pcscntrl;
  127. u32 reserved7[143];
  128. u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
  129. u32 reserved8[15];
  130. u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
  131. };
  132. /* BD descriptors */
  133. struct emac_bd {
  134. u32 addr; /* Next descriptor pointer */
  135. u32 status;
  136. };
  137. #define RX_BUF 32
  138. /* Page table entries are set to 1MB, or multiples of 1MB
  139. * (not < 1MB). driver uses less bd's so use 1MB bdspace.
  140. */
  141. #define BD_SPACE 0x100000
  142. /* BD separation space */
  143. #define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd))
  144. /* Setup the first free TX descriptor */
  145. #define TX_FREE_DESC 2
  146. /* Initialized, rxbd_current, rx_first_buf must be 0 after init */
  147. struct zynq_gem_priv {
  148. struct emac_bd *tx_bd;
  149. struct emac_bd *rx_bd;
  150. char *rxbuffers;
  151. u32 rxbd_current;
  152. u32 rx_first_buf;
  153. int phyaddr;
  154. int init;
  155. struct zynq_gem_regs *iobase;
  156. phy_interface_t interface;
  157. struct phy_device *phydev;
  158. int phy_of_handle;
  159. struct mii_dev *bus;
  160. struct clk clk;
  161. u32 max_speed;
  162. bool int_pcs;
  163. };
  164. static u32 phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum,
  165. u32 op, u16 *data)
  166. {
  167. u32 mgtcr;
  168. struct zynq_gem_regs *regs = priv->iobase;
  169. int err;
  170. err = wait_for_bit_le32(&regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
  171. true, 20000, false);
  172. if (err)
  173. return err;
  174. /* Construct mgtcr mask for the operation */
  175. mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
  176. (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
  177. (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
  178. /* Write mgtcr and wait for completion */
  179. writel(mgtcr, &regs->phymntnc);
  180. err = wait_for_bit_le32(&regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
  181. true, 20000, false);
  182. if (err)
  183. return err;
  184. if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
  185. *data = readl(&regs->phymntnc);
  186. return 0;
  187. }
  188. static u32 phyread(struct zynq_gem_priv *priv, u32 phy_addr,
  189. u32 regnum, u16 *val)
  190. {
  191. u32 ret;
  192. ret = phy_setup_op(priv, phy_addr, regnum,
  193. ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
  194. if (!ret)
  195. debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
  196. phy_addr, regnum, *val);
  197. return ret;
  198. }
  199. static u32 phywrite(struct zynq_gem_priv *priv, u32 phy_addr,
  200. u32 regnum, u16 data)
  201. {
  202. debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
  203. regnum, data);
  204. return phy_setup_op(priv, phy_addr, regnum,
  205. ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
  206. }
  207. static int phy_detection(struct udevice *dev)
  208. {
  209. int i;
  210. u16 phyreg;
  211. struct zynq_gem_priv *priv = dev->priv;
  212. if (priv->phyaddr != -1) {
  213. phyread(priv, priv->phyaddr, PHY_DETECT_REG, &phyreg);
  214. if ((phyreg != 0xFFFF) &&
  215. ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
  216. /* Found a valid PHY address */
  217. debug("Default phy address %d is valid\n",
  218. priv->phyaddr);
  219. return 0;
  220. } else {
  221. debug("PHY address is not setup correctly %d\n",
  222. priv->phyaddr);
  223. priv->phyaddr = -1;
  224. }
  225. }
  226. debug("detecting phy address\n");
  227. if (priv->phyaddr == -1) {
  228. /* detect the PHY address */
  229. for (i = 31; i >= 0; i--) {
  230. phyread(priv, i, PHY_DETECT_REG, &phyreg);
  231. if ((phyreg != 0xFFFF) &&
  232. ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
  233. /* Found a valid PHY address */
  234. priv->phyaddr = i;
  235. debug("Found valid phy address, %d\n", i);
  236. return 0;
  237. }
  238. }
  239. }
  240. printf("PHY is not detected\n");
  241. return -1;
  242. }
  243. static int zynq_gem_setup_mac(struct udevice *dev)
  244. {
  245. u32 i, macaddrlow, macaddrhigh;
  246. struct eth_pdata *pdata = dev_get_platdata(dev);
  247. struct zynq_gem_priv *priv = dev_get_priv(dev);
  248. struct zynq_gem_regs *regs = priv->iobase;
  249. /* Set the MAC bits [31:0] in BOT */
  250. macaddrlow = pdata->enetaddr[0];
  251. macaddrlow |= pdata->enetaddr[1] << 8;
  252. macaddrlow |= pdata->enetaddr[2] << 16;
  253. macaddrlow |= pdata->enetaddr[3] << 24;
  254. /* Set MAC bits [47:32] in TOP */
  255. macaddrhigh = pdata->enetaddr[4];
  256. macaddrhigh |= pdata->enetaddr[5] << 8;
  257. for (i = 0; i < 4; i++) {
  258. writel(0, &regs->laddr[i][LADDR_LOW]);
  259. writel(0, &regs->laddr[i][LADDR_HIGH]);
  260. /* Do not use MATCHx register */
  261. writel(0, &regs->match[i]);
  262. }
  263. writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
  264. writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
  265. return 0;
  266. }
  267. static int zynq_phy_init(struct udevice *dev)
  268. {
  269. int ret;
  270. struct zynq_gem_priv *priv = dev_get_priv(dev);
  271. struct zynq_gem_regs *regs = priv->iobase;
  272. const u32 supported = SUPPORTED_10baseT_Half |
  273. SUPPORTED_10baseT_Full |
  274. SUPPORTED_100baseT_Half |
  275. SUPPORTED_100baseT_Full |
  276. SUPPORTED_1000baseT_Half |
  277. SUPPORTED_1000baseT_Full;
  278. /* Enable only MDIO bus */
  279. writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, &regs->nwctrl);
  280. if ((priv->interface != PHY_INTERFACE_MODE_SGMII) &&
  281. (priv->interface != PHY_INTERFACE_MODE_GMII)) {
  282. ret = phy_detection(dev);
  283. if (ret) {
  284. printf("GEM PHY init failed\n");
  285. return ret;
  286. }
  287. }
  288. priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev,
  289. priv->interface);
  290. if (!priv->phydev)
  291. return -ENODEV;
  292. priv->phydev->supported &= supported | ADVERTISED_Pause |
  293. ADVERTISED_Asym_Pause;
  294. if (priv->max_speed) {
  295. ret = phy_set_supported(priv->phydev, priv->max_speed);
  296. if (ret)
  297. return ret;
  298. }
  299. priv->phydev->advertising = priv->phydev->supported;
  300. if (priv->phy_of_handle > 0)
  301. dev_set_of_offset(priv->phydev->dev, priv->phy_of_handle);
  302. return phy_config(priv->phydev);
  303. }
  304. static int zynq_gem_init(struct udevice *dev)
  305. {
  306. u32 i, nwconfig;
  307. int ret;
  308. unsigned long clk_rate = 0;
  309. struct zynq_gem_priv *priv = dev_get_priv(dev);
  310. struct zynq_gem_regs *regs = priv->iobase;
  311. struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
  312. struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
  313. if (!priv->init) {
  314. /* Disable all interrupts */
  315. writel(0xFFFFFFFF, &regs->idr);
  316. /* Disable the receiver & transmitter */
  317. writel(0, &regs->nwctrl);
  318. writel(0, &regs->txsr);
  319. writel(0, &regs->rxsr);
  320. writel(0, &regs->phymntnc);
  321. /* Clear the Hash registers for the mac address
  322. * pointed by AddressPtr
  323. */
  324. writel(0x0, &regs->hashl);
  325. /* Write bits [63:32] in TOP */
  326. writel(0x0, &regs->hashh);
  327. /* Clear all counters */
  328. for (i = 0; i < STAT_SIZE; i++)
  329. readl(&regs->stat[i]);
  330. /* Setup RxBD space */
  331. memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
  332. for (i = 0; i < RX_BUF; i++) {
  333. priv->rx_bd[i].status = 0xF0000000;
  334. priv->rx_bd[i].addr =
  335. ((ulong)(priv->rxbuffers) +
  336. (i * PKTSIZE_ALIGN));
  337. }
  338. /* WRAP bit to last BD */
  339. priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
  340. /* Write RxBDs to IP */
  341. writel((ulong)priv->rx_bd, &regs->rxqbase);
  342. /* Setup for DMA Configuration register */
  343. writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
  344. /* Setup for Network Control register, MDIO, Rx and Tx enable */
  345. setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
  346. /* Disable the second priority queue */
  347. dummy_tx_bd->addr = 0;
  348. dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
  349. ZYNQ_GEM_TXBUF_LAST_MASK|
  350. ZYNQ_GEM_TXBUF_USED_MASK;
  351. dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
  352. ZYNQ_GEM_RXBUF_NEW_MASK;
  353. dummy_rx_bd->status = 0;
  354. writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
  355. writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
  356. priv->init++;
  357. }
  358. ret = phy_startup(priv->phydev);
  359. if (ret)
  360. return ret;
  361. if (!priv->phydev->link) {
  362. printf("%s: No link.\n", priv->phydev->dev->name);
  363. return -1;
  364. }
  365. nwconfig = ZYNQ_GEM_NWCFG_INIT;
  366. /*
  367. * Set SGMII enable PCS selection only if internal PCS/PMA
  368. * core is used and interface is SGMII.
  369. */
  370. if (priv->interface == PHY_INTERFACE_MODE_SGMII &&
  371. priv->int_pcs) {
  372. nwconfig |= ZYNQ_GEM_NWCFG_SGMII_ENBL |
  373. ZYNQ_GEM_NWCFG_PCS_SEL;
  374. #ifdef CONFIG_ARM64
  375. writel(readl(&regs->pcscntrl) | ZYNQ_GEM_PCS_CTL_ANEG_ENBL,
  376. &regs->pcscntrl);
  377. #endif
  378. }
  379. switch (priv->phydev->speed) {
  380. case SPEED_1000:
  381. writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED1000,
  382. &regs->nwcfg);
  383. clk_rate = ZYNQ_GEM_FREQUENCY_1000;
  384. break;
  385. case SPEED_100:
  386. writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED100,
  387. &regs->nwcfg);
  388. clk_rate = ZYNQ_GEM_FREQUENCY_100;
  389. break;
  390. case SPEED_10:
  391. clk_rate = ZYNQ_GEM_FREQUENCY_10;
  392. break;
  393. }
  394. ret = clk_set_rate(&priv->clk, clk_rate);
  395. if (IS_ERR_VALUE(ret) && ret != (unsigned long)-ENOSYS) {
  396. dev_err(dev, "failed to set tx clock rate\n");
  397. return ret;
  398. }
  399. ret = clk_enable(&priv->clk);
  400. if (ret && ret != -ENOSYS) {
  401. dev_err(dev, "failed to enable tx clock\n");
  402. return ret;
  403. }
  404. setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
  405. ZYNQ_GEM_NWCTRL_TXEN_MASK);
  406. return 0;
  407. }
  408. static int zynq_gem_send(struct udevice *dev, void *ptr, int len)
  409. {
  410. u32 addr, size;
  411. struct zynq_gem_priv *priv = dev_get_priv(dev);
  412. struct zynq_gem_regs *regs = priv->iobase;
  413. struct emac_bd *current_bd = &priv->tx_bd[1];
  414. /* Setup Tx BD */
  415. memset(priv->tx_bd, 0, sizeof(struct emac_bd));
  416. priv->tx_bd->addr = (ulong)ptr;
  417. priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
  418. ZYNQ_GEM_TXBUF_LAST_MASK;
  419. /* Dummy descriptor to mark it as the last in descriptor chain */
  420. current_bd->addr = 0x0;
  421. current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
  422. ZYNQ_GEM_TXBUF_LAST_MASK|
  423. ZYNQ_GEM_TXBUF_USED_MASK;
  424. /* setup BD */
  425. writel((ulong)priv->tx_bd, &regs->txqbase);
  426. addr = (ulong) ptr;
  427. addr &= ~(ARCH_DMA_MINALIGN - 1);
  428. size = roundup(len, ARCH_DMA_MINALIGN);
  429. flush_dcache_range(addr, addr + size);
  430. addr = (ulong)priv->rxbuffers;
  431. addr &= ~(ARCH_DMA_MINALIGN - 1);
  432. size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN);
  433. flush_dcache_range(addr, addr + size);
  434. barrier();
  435. /* Start transmit */
  436. setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
  437. /* Read TX BD status */
  438. if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
  439. printf("TX buffers exhausted in mid frame\n");
  440. return wait_for_bit_le32(&regs->txsr, ZYNQ_GEM_TSR_DONE,
  441. true, 20000, true);
  442. }
  443. /* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
  444. static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp)
  445. {
  446. int frame_len;
  447. u32 addr;
  448. struct zynq_gem_priv *priv = dev_get_priv(dev);
  449. struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
  450. if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
  451. return -1;
  452. if (!(current_bd->status &
  453. (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
  454. printf("GEM: SOF or EOF not set for last buffer received!\n");
  455. return -1;
  456. }
  457. frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
  458. if (!frame_len) {
  459. printf("%s: Zero size packet?\n", __func__);
  460. return -1;
  461. }
  462. addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
  463. addr &= ~(ARCH_DMA_MINALIGN - 1);
  464. *packetp = (uchar *)(uintptr_t)addr;
  465. return frame_len;
  466. }
  467. static int zynq_gem_free_pkt(struct udevice *dev, uchar *packet, int length)
  468. {
  469. struct zynq_gem_priv *priv = dev_get_priv(dev);
  470. struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
  471. struct emac_bd *first_bd;
  472. if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) {
  473. priv->rx_first_buf = priv->rxbd_current;
  474. } else {
  475. current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
  476. current_bd->status = 0xF0000000; /* FIXME */
  477. }
  478. if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
  479. first_bd = &priv->rx_bd[priv->rx_first_buf];
  480. first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
  481. first_bd->status = 0xF0000000;
  482. }
  483. if ((++priv->rxbd_current) >= RX_BUF)
  484. priv->rxbd_current = 0;
  485. return 0;
  486. }
  487. static void zynq_gem_halt(struct udevice *dev)
  488. {
  489. struct zynq_gem_priv *priv = dev_get_priv(dev);
  490. struct zynq_gem_regs *regs = priv->iobase;
  491. clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
  492. ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
  493. }
  494. __weak int zynq_board_read_rom_ethaddr(unsigned char *ethaddr)
  495. {
  496. return -ENOSYS;
  497. }
  498. static int zynq_gem_read_rom_mac(struct udevice *dev)
  499. {
  500. struct eth_pdata *pdata = dev_get_platdata(dev);
  501. if (!pdata)
  502. return -ENOSYS;
  503. return zynq_board_read_rom_ethaddr(pdata->enetaddr);
  504. }
  505. static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr,
  506. int devad, int reg)
  507. {
  508. struct zynq_gem_priv *priv = bus->priv;
  509. int ret;
  510. u16 val;
  511. ret = phyread(priv, addr, reg, &val);
  512. debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret);
  513. return val;
  514. }
  515. static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad,
  516. int reg, u16 value)
  517. {
  518. struct zynq_gem_priv *priv = bus->priv;
  519. debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value);
  520. return phywrite(priv, addr, reg, value);
  521. }
  522. static int zynq_gem_probe(struct udevice *dev)
  523. {
  524. void *bd_space;
  525. struct zynq_gem_priv *priv = dev_get_priv(dev);
  526. int ret;
  527. /* Align rxbuffers to ARCH_DMA_MINALIGN */
  528. priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
  529. memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
  530. /* Align bd_space to MMU_SECTION_SHIFT */
  531. bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
  532. mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
  533. BD_SPACE, DCACHE_OFF);
  534. /* Initialize the bd spaces for tx and rx bd's */
  535. priv->tx_bd = (struct emac_bd *)bd_space;
  536. priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
  537. ret = clk_get_by_name(dev, "tx_clk", &priv->clk);
  538. if (ret < 0) {
  539. dev_err(dev, "failed to get clock\n");
  540. return -EINVAL;
  541. }
  542. priv->bus = mdio_alloc();
  543. priv->bus->read = zynq_gem_miiphy_read;
  544. priv->bus->write = zynq_gem_miiphy_write;
  545. priv->bus->priv = priv;
  546. ret = mdio_register_seq(priv->bus, dev->seq);
  547. if (ret)
  548. return ret;
  549. return zynq_phy_init(dev);
  550. }
  551. static int zynq_gem_remove(struct udevice *dev)
  552. {
  553. struct zynq_gem_priv *priv = dev_get_priv(dev);
  554. free(priv->phydev);
  555. mdio_unregister(priv->bus);
  556. mdio_free(priv->bus);
  557. return 0;
  558. }
  559. static const struct eth_ops zynq_gem_ops = {
  560. .start = zynq_gem_init,
  561. .send = zynq_gem_send,
  562. .recv = zynq_gem_recv,
  563. .free_pkt = zynq_gem_free_pkt,
  564. .stop = zynq_gem_halt,
  565. .write_hwaddr = zynq_gem_setup_mac,
  566. .read_rom_hwaddr = zynq_gem_read_rom_mac,
  567. };
  568. static int zynq_gem_ofdata_to_platdata(struct udevice *dev)
  569. {
  570. struct eth_pdata *pdata = dev_get_platdata(dev);
  571. struct zynq_gem_priv *priv = dev_get_priv(dev);
  572. int node = dev_of_offset(dev);
  573. const char *phy_mode;
  574. pdata->iobase = (phys_addr_t)devfdt_get_addr(dev);
  575. priv->iobase = (struct zynq_gem_regs *)pdata->iobase;
  576. /* Hardcode for now */
  577. priv->phyaddr = -1;
  578. priv->phy_of_handle = fdtdec_lookup_phandle(gd->fdt_blob, node,
  579. "phy-handle");
  580. if (priv->phy_of_handle > 0)
  581. priv->phyaddr = fdtdec_get_int(gd->fdt_blob,
  582. priv->phy_of_handle, "reg", -1);
  583. phy_mode = fdt_getprop(gd->fdt_blob, node, "phy-mode", NULL);
  584. if (phy_mode)
  585. pdata->phy_interface = phy_get_interface_by_name(phy_mode);
  586. if (pdata->phy_interface == -1) {
  587. debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
  588. return -EINVAL;
  589. }
  590. priv->interface = pdata->phy_interface;
  591. priv->max_speed = fdtdec_get_uint(gd->fdt_blob, priv->phy_of_handle,
  592. "max-speed", SPEED_1000);
  593. priv->int_pcs = fdtdec_get_bool(gd->fdt_blob, node,
  594. "is-internal-pcspma");
  595. printf("ZYNQ GEM: %lx, phyaddr %x, interface %s\n", (ulong)priv->iobase,
  596. priv->phyaddr, phy_string_for_interface(priv->interface));
  597. return 0;
  598. }
  599. static const struct udevice_id zynq_gem_ids[] = {
  600. { .compatible = "cdns,zynqmp-gem" },
  601. { .compatible = "cdns,zynq-gem" },
  602. { .compatible = "cdns,gem" },
  603. { }
  604. };
  605. U_BOOT_DRIVER(zynq_gem) = {
  606. .name = "zynq_gem",
  607. .id = UCLASS_ETH,
  608. .of_match = zynq_gem_ids,
  609. .ofdata_to_platdata = zynq_gem_ofdata_to_platdata,
  610. .probe = zynq_gem_probe,
  611. .remove = zynq_gem_remove,
  612. .ops = &zynq_gem_ops,
  613. .priv_auto_alloc_size = sizeof(struct zynq_gem_priv),
  614. .platdata_auto_alloc_size = sizeof(struct eth_pdata),
  615. };