44x_spd_ddr2.c 99 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170
  1. /*
  2. * arch/powerpc/cpu/ppc4xx/44x_spd_ddr2.c
  3. * This SPD SDRAM detection code supports AMCC PPC44x cpu's with a
  4. * DDR2 controller (non Denali Core). Those currently are:
  5. *
  6. * 405: 405EX(r)
  7. * 440/460: 440SP/440SPe/460EX/460GT
  8. *
  9. * Copyright (c) 2008 Nuovation System Designs, LLC
  10. * Grant Erickson <gerickson@nuovations.com>
  11. * (C) Copyright 2007-2009
  12. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  13. *
  14. * COPYRIGHT AMCC CORPORATION 2004
  15. *
  16. * See file CREDITS for list of people who contributed to this
  17. * project.
  18. *
  19. * This program is free software; you can redistribute it and/or
  20. * modify it under the terms of the GNU General Public License as
  21. * published by the Free Software Foundation; either version 2 of
  22. * the License, or (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  32. * MA 02111-1307 USA
  33. *
  34. */
  35. /* define DEBUG for debugging output (obviously ;-)) */
  36. #if 0
  37. #define DEBUG
  38. #endif
  39. #include <common.h>
  40. #include <command.h>
  41. #include <asm/ppc4xx.h>
  42. #include <i2c.h>
  43. #include <asm/io.h>
  44. #include <asm/processor.h>
  45. #include <asm/mmu.h>
  46. #include <asm/cache.h>
  47. #include "ecc.h"
  48. #define PPC4xx_IBM_DDR2_DUMP_REGISTER(mnemonic) \
  49. do { \
  50. u32 data; \
  51. mfsdram(SDRAM_##mnemonic, data); \
  52. printf("%20s[%02x] = 0x%08X\n", \
  53. "SDRAM_" #mnemonic, SDRAM_##mnemonic, data); \
  54. } while (0)
  55. #define PPC4xx_IBM_DDR2_DUMP_MQ_REGISTER(mnemonic) \
  56. do { \
  57. u32 data; \
  58. data = mfdcr(SDRAM_##mnemonic); \
  59. printf("%20s[%02x] = 0x%08X\n", \
  60. "SDRAM_" #mnemonic, SDRAM_##mnemonic, data); \
  61. } while (0)
  62. #if !defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
  63. static void update_rdcc(void)
  64. {
  65. u32 val;
  66. /*
  67. * Complete RDSS configuration as mentioned on page 7 of the AMCC
  68. * PowerPC440SP/SPe DDR2 application note:
  69. * "DDR1/DDR2 Initialization Sequence and Dynamic Tuning"
  70. *
  71. * Or item #10 "10. Complete RDSS configuration" in chapter
  72. * "22.2.9 SDRAM Initialization" of AMCC PPC460EX/EXr/GT users
  73. * manual.
  74. */
  75. mfsdram(SDRAM_RTSR, val);
  76. if ((val & SDRAM_RTSR_TRK1SM_MASK) == SDRAM_RTSR_TRK1SM_ATPLS1) {
  77. mfsdram(SDRAM_RDCC, val);
  78. if ((val & SDRAM_RDCC_RDSS_MASK) != SDRAM_RDCC_RDSS_T4) {
  79. val += 0x40000000;
  80. mtsdram(SDRAM_RDCC, val);
  81. }
  82. }
  83. }
  84. #endif
  85. #if defined(CONFIG_440)
  86. /*
  87. * This DDR2 setup code can dynamically setup the TLB entries for the DDR2
  88. * memory region. Right now the cache should still be disabled in U-Boot
  89. * because of the EMAC driver, that need its buffer descriptor to be located
  90. * in non cached memory.
  91. *
  92. * If at some time this restriction doesn't apply anymore, just define
  93. * CONFIG_4xx_DCACHE in the board config file and this code should setup
  94. * everything correctly.
  95. */
  96. #ifdef CONFIG_4xx_DCACHE
  97. /* enable caching on SDRAM */
  98. #define MY_TLB_WORD2_I_ENABLE 0
  99. #else
  100. /* disable caching on SDRAM */
  101. #define MY_TLB_WORD2_I_ENABLE TLB_WORD2_I_ENABLE
  102. #endif /* CONFIG_4xx_DCACHE */
  103. void dcbz_area(u32 start_address, u32 num_bytes);
  104. #endif /* CONFIG_440 */
  105. #define MAXRANKS 4
  106. #define MAXBXCF 4
  107. #define MULDIV64(m1, m2, d) (u32)(((u64)(m1) * (u64)(m2)) / (u64)(d))
  108. #if !defined(CONFIG_NAND_SPL)
  109. /*-----------------------------------------------------------------------------+
  110. * sdram_memsize
  111. *-----------------------------------------------------------------------------*/
  112. phys_size_t sdram_memsize(void)
  113. {
  114. phys_size_t mem_size;
  115. unsigned long mcopt2;
  116. unsigned long mcstat;
  117. unsigned long mb0cf;
  118. unsigned long sdsz;
  119. unsigned long i;
  120. mem_size = 0;
  121. mfsdram(SDRAM_MCOPT2, mcopt2);
  122. mfsdram(SDRAM_MCSTAT, mcstat);
  123. /* DDR controller must be enabled and not in self-refresh. */
  124. /* Otherwise memsize is zero. */
  125. if (((mcopt2 & SDRAM_MCOPT2_DCEN_MASK) == SDRAM_MCOPT2_DCEN_ENABLE)
  126. && ((mcopt2 & SDRAM_MCOPT2_SREN_MASK) == SDRAM_MCOPT2_SREN_EXIT)
  127. && ((mcstat & (SDRAM_MCSTAT_MIC_MASK | SDRAM_MCSTAT_SRMS_MASK))
  128. == (SDRAM_MCSTAT_MIC_COMP | SDRAM_MCSTAT_SRMS_NOT_SF))) {
  129. for (i = 0; i < MAXBXCF; i++) {
  130. mfsdram(SDRAM_MB0CF + (i << 2), mb0cf);
  131. /* Banks enabled */
  132. if ((mb0cf & SDRAM_BXCF_M_BE_MASK) == SDRAM_BXCF_M_BE_ENABLE) {
  133. #if defined(CONFIG_440)
  134. sdsz = mfdcr_any(SDRAM_R0BAS + i) & SDRAM_RXBAS_SDSZ_MASK;
  135. #else
  136. sdsz = mb0cf & SDRAM_RXBAS_SDSZ_MASK;
  137. #endif
  138. switch(sdsz) {
  139. case SDRAM_RXBAS_SDSZ_8:
  140. mem_size+=8;
  141. break;
  142. case SDRAM_RXBAS_SDSZ_16:
  143. mem_size+=16;
  144. break;
  145. case SDRAM_RXBAS_SDSZ_32:
  146. mem_size+=32;
  147. break;
  148. case SDRAM_RXBAS_SDSZ_64:
  149. mem_size+=64;
  150. break;
  151. case SDRAM_RXBAS_SDSZ_128:
  152. mem_size+=128;
  153. break;
  154. case SDRAM_RXBAS_SDSZ_256:
  155. mem_size+=256;
  156. break;
  157. case SDRAM_RXBAS_SDSZ_512:
  158. mem_size+=512;
  159. break;
  160. case SDRAM_RXBAS_SDSZ_1024:
  161. mem_size+=1024;
  162. break;
  163. case SDRAM_RXBAS_SDSZ_2048:
  164. mem_size+=2048;
  165. break;
  166. case SDRAM_RXBAS_SDSZ_4096:
  167. mem_size+=4096;
  168. break;
  169. default:
  170. printf("WARNING: Unsupported bank size (SDSZ=0x%lx)!\n"
  171. , sdsz);
  172. mem_size=0;
  173. break;
  174. }
  175. }
  176. }
  177. }
  178. return mem_size << 20;
  179. }
  180. /*-----------------------------------------------------------------------------+
  181. * is_ecc_enabled
  182. *-----------------------------------------------------------------------------*/
  183. static unsigned long is_ecc_enabled(void)
  184. {
  185. unsigned long val;
  186. mfsdram(SDRAM_MCOPT1, val);
  187. return SDRAM_MCOPT1_MCHK_CHK_DECODE(val);
  188. }
  189. /*-----------------------------------------------------------------------------+
  190. * board_add_ram_info
  191. *-----------------------------------------------------------------------------*/
  192. void board_add_ram_info(int use_default)
  193. {
  194. PPC4xx_SYS_INFO board_cfg;
  195. u32 val;
  196. if (is_ecc_enabled())
  197. puts(" (ECC");
  198. else
  199. puts(" (ECC not");
  200. get_sys_info(&board_cfg);
  201. #if defined(CONFIG_405EX)
  202. val = board_cfg.freqPLB;
  203. #else
  204. mfsdr(SDR0_DDR0, val);
  205. val = MULDIV64((board_cfg.freqPLB), SDR0_DDR0_DDRM_DECODE(val), 1);
  206. #endif
  207. printf(" enabled, %d MHz", (val * 2) / 1000000);
  208. mfsdram(SDRAM_MMODE, val);
  209. val = (val & SDRAM_MMODE_DCL_MASK) >> 4;
  210. printf(", CL%d)", val);
  211. }
  212. #endif /* !CONFIG_NAND_SPL */
  213. #if defined(CONFIG_SPD_EEPROM)
  214. /*-----------------------------------------------------------------------------+
  215. * Defines
  216. *-----------------------------------------------------------------------------*/
  217. #ifndef TRUE
  218. #define TRUE 1
  219. #endif
  220. #ifndef FALSE
  221. #define FALSE 0
  222. #endif
  223. #define SDRAM_DDR1 1
  224. #define SDRAM_DDR2 2
  225. #define SDRAM_NONE 0
  226. #define MAXDIMMS 2
  227. #define MAX_SPD_BYTES 256 /* Max number of bytes on the DIMM's SPD EEPROM */
  228. #define ONE_BILLION 1000000000
  229. #define CMD_NOP (7 << 19)
  230. #define CMD_PRECHARGE (2 << 19)
  231. #define CMD_REFRESH (1 << 19)
  232. #define CMD_EMR (0 << 19)
  233. #define CMD_READ (5 << 19)
  234. #define CMD_WRITE (4 << 19)
  235. #define SELECT_MR (0 << 16)
  236. #define SELECT_EMR (1 << 16)
  237. #define SELECT_EMR2 (2 << 16)
  238. #define SELECT_EMR3 (3 << 16)
  239. /* MR */
  240. #define DLL_RESET 0x00000100
  241. #define WRITE_RECOV_2 (1 << 9)
  242. #define WRITE_RECOV_3 (2 << 9)
  243. #define WRITE_RECOV_4 (3 << 9)
  244. #define WRITE_RECOV_5 (4 << 9)
  245. #define WRITE_RECOV_6 (5 << 9)
  246. #define BURST_LEN_4 0x00000002
  247. /* EMR */
  248. #define ODT_0_OHM 0x00000000
  249. #define ODT_50_OHM 0x00000044
  250. #define ODT_75_OHM 0x00000004
  251. #define ODT_150_OHM 0x00000040
  252. #define ODS_FULL 0x00000000
  253. #define ODS_REDUCED 0x00000002
  254. #define OCD_CALIB_DEF 0x00000380
  255. /* defines for ODT (On Die Termination) of the 440SP(e) DDR2 controller */
  256. #define ODT_EB0R (0x80000000 >> 8)
  257. #define ODT_EB0W (0x80000000 >> 7)
  258. #define CALC_ODT_R(n) (ODT_EB0R << (n << 1))
  259. #define CALC_ODT_W(n) (ODT_EB0W << (n << 1))
  260. #define CALC_ODT_RW(n) (CALC_ODT_R(n) | CALC_ODT_W(n))
  261. /* Defines for the Read Cycle Delay test */
  262. #define NUMMEMTESTS 8
  263. #define NUMMEMWORDS 8
  264. #define NUMLOOPS 64 /* memory test loops */
  265. /*
  266. * Newer PPC's like 440SPe, 460EX/GT can be equipped with more than 2GB of SDRAM.
  267. * To support such configurations, we "only" map the first 2GB via the TLB's. We
  268. * need some free virtual address space for the remaining peripherals like, SoC
  269. * devices, FLASH etc.
  270. *
  271. * Note that ECC is currently not supported on configurations with more than 2GB
  272. * SDRAM. This is because we only map the first 2GB on such systems, and therefore
  273. * the ECC parity byte of the remaining area can't be written.
  274. */
  275. /*
  276. * Board-specific Platform code can reimplement spd_ddr_init_hang () if needed
  277. */
  278. void __spd_ddr_init_hang (void)
  279. {
  280. hang ();
  281. }
  282. void spd_ddr_init_hang (void) __attribute__((weak, alias("__spd_ddr_init_hang")));
  283. /*
  284. * To provide an interface for board specific config values in this common
  285. * DDR setup code, we implement he "weak" default functions here. They return
  286. * the default value back to the caller.
  287. *
  288. * Please see include/configs/yucca.h for an example fora board specific
  289. * implementation.
  290. */
  291. u32 __ddr_wrdtr(u32 default_val)
  292. {
  293. return default_val;
  294. }
  295. u32 ddr_wrdtr(u32) __attribute__((weak, alias("__ddr_wrdtr")));
  296. u32 __ddr_clktr(u32 default_val)
  297. {
  298. return default_val;
  299. }
  300. u32 ddr_clktr(u32) __attribute__((weak, alias("__ddr_clktr")));
  301. /* Private Structure Definitions */
  302. /* enum only to ease code for cas latency setting */
  303. typedef enum ddr_cas_id {
  304. DDR_CAS_2 = 20,
  305. DDR_CAS_2_5 = 25,
  306. DDR_CAS_3 = 30,
  307. DDR_CAS_4 = 40,
  308. DDR_CAS_5 = 50
  309. } ddr_cas_id_t;
  310. /*-----------------------------------------------------------------------------+
  311. * Prototypes
  312. *-----------------------------------------------------------------------------*/
  313. static void get_spd_info(unsigned long *dimm_populated,
  314. unsigned char *iic0_dimm_addr,
  315. unsigned long num_dimm_banks);
  316. static void check_mem_type(unsigned long *dimm_populated,
  317. unsigned char *iic0_dimm_addr,
  318. unsigned long num_dimm_banks);
  319. static void check_frequency(unsigned long *dimm_populated,
  320. unsigned char *iic0_dimm_addr,
  321. unsigned long num_dimm_banks);
  322. static void check_rank_number(unsigned long *dimm_populated,
  323. unsigned char *iic0_dimm_addr,
  324. unsigned long num_dimm_banks);
  325. static void check_voltage_type(unsigned long *dimm_populated,
  326. unsigned char *iic0_dimm_addr,
  327. unsigned long num_dimm_banks);
  328. static void program_memory_queue(unsigned long *dimm_populated,
  329. unsigned char *iic0_dimm_addr,
  330. unsigned long num_dimm_banks);
  331. static void program_codt(unsigned long *dimm_populated,
  332. unsigned char *iic0_dimm_addr,
  333. unsigned long num_dimm_banks);
  334. static void program_mode(unsigned long *dimm_populated,
  335. unsigned char *iic0_dimm_addr,
  336. unsigned long num_dimm_banks,
  337. ddr_cas_id_t *selected_cas,
  338. int *write_recovery);
  339. static void program_tr(unsigned long *dimm_populated,
  340. unsigned char *iic0_dimm_addr,
  341. unsigned long num_dimm_banks);
  342. static void program_rtr(unsigned long *dimm_populated,
  343. unsigned char *iic0_dimm_addr,
  344. unsigned long num_dimm_banks);
  345. static void program_bxcf(unsigned long *dimm_populated,
  346. unsigned char *iic0_dimm_addr,
  347. unsigned long num_dimm_banks);
  348. static void program_copt1(unsigned long *dimm_populated,
  349. unsigned char *iic0_dimm_addr,
  350. unsigned long num_dimm_banks);
  351. static void program_initplr(unsigned long *dimm_populated,
  352. unsigned char *iic0_dimm_addr,
  353. unsigned long num_dimm_banks,
  354. ddr_cas_id_t selected_cas,
  355. int write_recovery);
  356. #ifdef CONFIG_DDR_ECC
  357. static void program_ecc(unsigned long *dimm_populated,
  358. unsigned char *iic0_dimm_addr,
  359. unsigned long num_dimm_banks,
  360. unsigned long tlb_word2_i_value);
  361. #endif
  362. #if !defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION)
  363. static void program_DQS_calibration(unsigned long *dimm_populated,
  364. unsigned char *iic0_dimm_addr,
  365. unsigned long num_dimm_banks);
  366. #ifdef HARD_CODED_DQS /* calibration test with hardvalues */
  367. static void test(void);
  368. #else
  369. static void DQS_calibration_process(void);
  370. #endif
  371. #endif
  372. static unsigned char spd_read(uchar chip, uint addr)
  373. {
  374. unsigned char data[2];
  375. if (i2c_probe(chip) == 0)
  376. if (i2c_read(chip, addr, 1, data, 1) == 0)
  377. return data[0];
  378. return 0;
  379. }
  380. /*-----------------------------------------------------------------------------+
  381. * initdram. Initializes the 440SP Memory Queue and DDR SDRAM controller.
  382. * Note: This routine runs from flash with a stack set up in the chip's
  383. * sram space. It is important that the routine does not require .sbss, .bss or
  384. * .data sections. It also cannot call routines that require these sections.
  385. *-----------------------------------------------------------------------------*/
  386. /*-----------------------------------------------------------------------------
  387. * Function: initdram
  388. * Description: Configures SDRAM memory banks for DDR operation.
  389. * Auto Memory Configuration option reads the DDR SDRAM EEPROMs
  390. * via the IIC bus and then configures the DDR SDRAM memory
  391. * banks appropriately. If Auto Memory Configuration is
  392. * not used, it is assumed that no DIMM is plugged
  393. *-----------------------------------------------------------------------------*/
  394. phys_size_t initdram(int board_type)
  395. {
  396. unsigned char iic0_dimm_addr[] = SPD_EEPROM_ADDRESS;
  397. unsigned long dimm_populated[MAXDIMMS] = {SDRAM_NONE, SDRAM_NONE};
  398. unsigned long num_dimm_banks; /* on board dimm banks */
  399. unsigned long val;
  400. ddr_cas_id_t selected_cas = DDR_CAS_5; /* preset to silence compiler */
  401. int write_recovery;
  402. phys_size_t dram_size = 0;
  403. num_dimm_banks = sizeof(iic0_dimm_addr);
  404. /*------------------------------------------------------------------
  405. * Reset the DDR-SDRAM controller.
  406. *-----------------------------------------------------------------*/
  407. mtsdr(SDR0_SRST, SDR0_SRST0_DMC);
  408. mtsdr(SDR0_SRST, 0x00000000);
  409. /*
  410. * Make sure I2C controller is initialized
  411. * before continuing.
  412. */
  413. /* switch to correct I2C bus */
  414. I2C_SET_BUS(CONFIG_SYS_SPD_BUS_NUM);
  415. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  416. /*------------------------------------------------------------------
  417. * Clear out the serial presence detect buffers.
  418. * Perform IIC reads from the dimm. Fill in the spds.
  419. * Check to see if the dimm slots are populated
  420. *-----------------------------------------------------------------*/
  421. get_spd_info(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  422. /*------------------------------------------------------------------
  423. * Check the memory type for the dimms plugged.
  424. *-----------------------------------------------------------------*/
  425. check_mem_type(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  426. /*------------------------------------------------------------------
  427. * Check the frequency supported for the dimms plugged.
  428. *-----------------------------------------------------------------*/
  429. check_frequency(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  430. /*------------------------------------------------------------------
  431. * Check the total rank number.
  432. *-----------------------------------------------------------------*/
  433. check_rank_number(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  434. /*------------------------------------------------------------------
  435. * Check the voltage type for the dimms plugged.
  436. *-----------------------------------------------------------------*/
  437. check_voltage_type(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  438. /*------------------------------------------------------------------
  439. * Program SDRAM controller options 2 register
  440. * Except Enabling of the memory controller.
  441. *-----------------------------------------------------------------*/
  442. mfsdram(SDRAM_MCOPT2, val);
  443. mtsdram(SDRAM_MCOPT2,
  444. (val &
  445. ~(SDRAM_MCOPT2_SREN_MASK | SDRAM_MCOPT2_PMEN_MASK |
  446. SDRAM_MCOPT2_IPTR_MASK | SDRAM_MCOPT2_XSRP_MASK |
  447. SDRAM_MCOPT2_ISIE_MASK))
  448. | (SDRAM_MCOPT2_SREN_ENTER | SDRAM_MCOPT2_PMEN_DISABLE |
  449. SDRAM_MCOPT2_IPTR_IDLE | SDRAM_MCOPT2_XSRP_ALLOW |
  450. SDRAM_MCOPT2_ISIE_ENABLE));
  451. /*------------------------------------------------------------------
  452. * Program SDRAM controller options 1 register
  453. * Note: Does not enable the memory controller.
  454. *-----------------------------------------------------------------*/
  455. program_copt1(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  456. /*------------------------------------------------------------------
  457. * Set the SDRAM Controller On Die Termination Register
  458. *-----------------------------------------------------------------*/
  459. program_codt(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  460. /*------------------------------------------------------------------
  461. * Program SDRAM refresh register.
  462. *-----------------------------------------------------------------*/
  463. program_rtr(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  464. /*------------------------------------------------------------------
  465. * Program SDRAM mode register.
  466. *-----------------------------------------------------------------*/
  467. program_mode(dimm_populated, iic0_dimm_addr, num_dimm_banks,
  468. &selected_cas, &write_recovery);
  469. /*------------------------------------------------------------------
  470. * Set the SDRAM Write Data/DM/DQS Clock Timing Reg
  471. *-----------------------------------------------------------------*/
  472. mfsdram(SDRAM_WRDTR, val);
  473. mtsdram(SDRAM_WRDTR, (val & ~(SDRAM_WRDTR_LLWP_MASK | SDRAM_WRDTR_WTR_MASK)) |
  474. ddr_wrdtr(SDRAM_WRDTR_LLWP_1_CYC | SDRAM_WRDTR_WTR_90_DEG_ADV));
  475. /*------------------------------------------------------------------
  476. * Set the SDRAM Clock Timing Register
  477. *-----------------------------------------------------------------*/
  478. mfsdram(SDRAM_CLKTR, val);
  479. mtsdram(SDRAM_CLKTR, (val & ~SDRAM_CLKTR_CLKP_MASK) |
  480. ddr_clktr(SDRAM_CLKTR_CLKP_0_DEG));
  481. /*------------------------------------------------------------------
  482. * Program the BxCF registers.
  483. *-----------------------------------------------------------------*/
  484. program_bxcf(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  485. /*------------------------------------------------------------------
  486. * Program SDRAM timing registers.
  487. *-----------------------------------------------------------------*/
  488. program_tr(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  489. /*------------------------------------------------------------------
  490. * Set the Extended Mode register
  491. *-----------------------------------------------------------------*/
  492. mfsdram(SDRAM_MEMODE, val);
  493. mtsdram(SDRAM_MEMODE,
  494. (val & ~(SDRAM_MEMODE_DIC_MASK | SDRAM_MEMODE_DLL_MASK |
  495. SDRAM_MEMODE_RTT_MASK | SDRAM_MEMODE_DQS_MASK)) |
  496. (SDRAM_MEMODE_DIC_NORMAL | SDRAM_MEMODE_DLL_ENABLE
  497. | SDRAM_MEMODE_RTT_150OHM | SDRAM_MEMODE_DQS_ENABLE));
  498. /*------------------------------------------------------------------
  499. * Program Initialization preload registers.
  500. *-----------------------------------------------------------------*/
  501. program_initplr(dimm_populated, iic0_dimm_addr, num_dimm_banks,
  502. selected_cas, write_recovery);
  503. /*------------------------------------------------------------------
  504. * Delay to ensure 200usec have elapsed since reset.
  505. *-----------------------------------------------------------------*/
  506. udelay(400);
  507. /*------------------------------------------------------------------
  508. * Set the memory queue core base addr.
  509. *-----------------------------------------------------------------*/
  510. program_memory_queue(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  511. /*------------------------------------------------------------------
  512. * Program SDRAM controller options 2 register
  513. * Enable the memory controller.
  514. *-----------------------------------------------------------------*/
  515. mfsdram(SDRAM_MCOPT2, val);
  516. mtsdram(SDRAM_MCOPT2,
  517. (val & ~(SDRAM_MCOPT2_SREN_MASK | SDRAM_MCOPT2_DCEN_MASK |
  518. SDRAM_MCOPT2_IPTR_MASK | SDRAM_MCOPT2_ISIE_MASK)) |
  519. SDRAM_MCOPT2_IPTR_EXECUTE);
  520. /*------------------------------------------------------------------
  521. * Wait for IPTR_EXECUTE init sequence to complete.
  522. *-----------------------------------------------------------------*/
  523. do {
  524. mfsdram(SDRAM_MCSTAT, val);
  525. } while ((val & SDRAM_MCSTAT_MIC_MASK) == SDRAM_MCSTAT_MIC_NOTCOMP);
  526. /* enable the controller only after init sequence completes */
  527. mfsdram(SDRAM_MCOPT2, val);
  528. mtsdram(SDRAM_MCOPT2, (val | SDRAM_MCOPT2_DCEN_ENABLE));
  529. /* Make sure delay-line calibration is done before proceeding */
  530. do {
  531. mfsdram(SDRAM_DLCR, val);
  532. } while (!(val & SDRAM_DLCR_DLCS_COMPLETE));
  533. /* get installed memory size */
  534. dram_size = sdram_memsize();
  535. /*
  536. * Limit size to 2GB
  537. */
  538. if (dram_size > CONFIG_MAX_MEM_MAPPED)
  539. dram_size = CONFIG_MAX_MEM_MAPPED;
  540. /* and program tlb entries for this size (dynamic) */
  541. /*
  542. * Program TLB entries with caches enabled, for best performace
  543. * while auto-calibrating and ECC generation
  544. */
  545. program_tlb(0, 0, dram_size, 0);
  546. /*------------------------------------------------------------------
  547. * DQS calibration.
  548. *-----------------------------------------------------------------*/
  549. #if defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION)
  550. DQS_autocalibration();
  551. #else
  552. program_DQS_calibration(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  553. #endif
  554. /*
  555. * Now complete RDSS configuration as mentioned on page 7 of the AMCC
  556. * PowerPC440SP/SPe DDR2 application note:
  557. * "DDR1/DDR2 Initialization Sequence and Dynamic Tuning"
  558. */
  559. update_rdcc();
  560. #ifdef CONFIG_DDR_ECC
  561. /*------------------------------------------------------------------
  562. * If ecc is enabled, initialize the parity bits.
  563. *-----------------------------------------------------------------*/
  564. program_ecc(dimm_populated, iic0_dimm_addr, num_dimm_banks, 0);
  565. #endif
  566. /*
  567. * Flush the dcache before removing the TLB with caches
  568. * enabled. Otherwise this might lead to problems later on,
  569. * e.g. while booting Linux (as seen on ICON-440SPe).
  570. */
  571. flush_dcache();
  572. /*
  573. * Now after initialization (auto-calibration and ECC generation)
  574. * remove the TLB entries with caches enabled and program again with
  575. * desired cache functionality
  576. */
  577. remove_tlb(0, dram_size);
  578. program_tlb(0, 0, dram_size, MY_TLB_WORD2_I_ENABLE);
  579. ppc4xx_ibm_ddr2_register_dump();
  580. /*
  581. * Clear potential errors resulting from auto-calibration.
  582. * If not done, then we could get an interrupt later on when
  583. * exceptions are enabled.
  584. */
  585. set_mcsr(get_mcsr());
  586. return sdram_memsize();
  587. }
  588. static void get_spd_info(unsigned long *dimm_populated,
  589. unsigned char *iic0_dimm_addr,
  590. unsigned long num_dimm_banks)
  591. {
  592. unsigned long dimm_num;
  593. unsigned long dimm_found;
  594. unsigned char num_of_bytes;
  595. unsigned char total_size;
  596. dimm_found = FALSE;
  597. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  598. num_of_bytes = 0;
  599. total_size = 0;
  600. num_of_bytes = spd_read(iic0_dimm_addr[dimm_num], 0);
  601. debug("\nspd_read(0x%x) returned %d\n",
  602. iic0_dimm_addr[dimm_num], num_of_bytes);
  603. total_size = spd_read(iic0_dimm_addr[dimm_num], 1);
  604. debug("spd_read(0x%x) returned %d\n",
  605. iic0_dimm_addr[dimm_num], total_size);
  606. if ((num_of_bytes != 0) && (total_size != 0)) {
  607. dimm_populated[dimm_num] = TRUE;
  608. dimm_found = TRUE;
  609. debug("DIMM slot %lu: populated\n", dimm_num);
  610. } else {
  611. dimm_populated[dimm_num] = FALSE;
  612. debug("DIMM slot %lu: Not populated\n", dimm_num);
  613. }
  614. }
  615. if (dimm_found == FALSE) {
  616. printf("ERROR - No memory installed. Install a DDR-SDRAM DIMM.\n\n");
  617. spd_ddr_init_hang ();
  618. }
  619. }
  620. /*------------------------------------------------------------------
  621. * For the memory DIMMs installed, this routine verifies that they
  622. * really are DDR specific DIMMs.
  623. *-----------------------------------------------------------------*/
  624. static void check_mem_type(unsigned long *dimm_populated,
  625. unsigned char *iic0_dimm_addr,
  626. unsigned long num_dimm_banks)
  627. {
  628. unsigned long dimm_num;
  629. unsigned long dimm_type;
  630. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  631. if (dimm_populated[dimm_num] == TRUE) {
  632. dimm_type = spd_read(iic0_dimm_addr[dimm_num], 2);
  633. switch (dimm_type) {
  634. case 1:
  635. printf("ERROR: Standard Fast Page Mode DRAM DIMM detected in "
  636. "slot %d.\n", (unsigned int)dimm_num);
  637. printf("Only DDR and DDR2 SDRAM DIMMs are supported.\n");
  638. printf("Replace the DIMM module with a supported DIMM.\n\n");
  639. spd_ddr_init_hang ();
  640. break;
  641. case 2:
  642. printf("ERROR: EDO DIMM detected in slot %d.\n",
  643. (unsigned int)dimm_num);
  644. printf("Only DDR and DDR2 SDRAM DIMMs are supported.\n");
  645. printf("Replace the DIMM module with a supported DIMM.\n\n");
  646. spd_ddr_init_hang ();
  647. break;
  648. case 3:
  649. printf("ERROR: Pipelined Nibble DIMM detected in slot %d.\n",
  650. (unsigned int)dimm_num);
  651. printf("Only DDR and DDR2 SDRAM DIMMs are supported.\n");
  652. printf("Replace the DIMM module with a supported DIMM.\n\n");
  653. spd_ddr_init_hang ();
  654. break;
  655. case 4:
  656. printf("ERROR: SDRAM DIMM detected in slot %d.\n",
  657. (unsigned int)dimm_num);
  658. printf("Only DDR and DDR2 SDRAM DIMMs are supported.\n");
  659. printf("Replace the DIMM module with a supported DIMM.\n\n");
  660. spd_ddr_init_hang ();
  661. break;
  662. case 5:
  663. printf("ERROR: Multiplexed ROM DIMM detected in slot %d.\n",
  664. (unsigned int)dimm_num);
  665. printf("Only DDR and DDR2 SDRAM DIMMs are supported.\n");
  666. printf("Replace the DIMM module with a supported DIMM.\n\n");
  667. spd_ddr_init_hang ();
  668. break;
  669. case 6:
  670. printf("ERROR: SGRAM DIMM detected in slot %d.\n",
  671. (unsigned int)dimm_num);
  672. printf("Only DDR and DDR2 SDRAM DIMMs are supported.\n");
  673. printf("Replace the DIMM module with a supported DIMM.\n\n");
  674. spd_ddr_init_hang ();
  675. break;
  676. case 7:
  677. debug("DIMM slot %lu: DDR1 SDRAM detected\n", dimm_num);
  678. dimm_populated[dimm_num] = SDRAM_DDR1;
  679. break;
  680. case 8:
  681. debug("DIMM slot %lu: DDR2 SDRAM detected\n", dimm_num);
  682. dimm_populated[dimm_num] = SDRAM_DDR2;
  683. break;
  684. default:
  685. printf("ERROR: Unknown DIMM detected in slot %d.\n",
  686. (unsigned int)dimm_num);
  687. printf("Only DDR1 and DDR2 SDRAM DIMMs are supported.\n");
  688. printf("Replace the DIMM module with a supported DIMM.\n\n");
  689. spd_ddr_init_hang ();
  690. break;
  691. }
  692. }
  693. }
  694. for (dimm_num = 1; dimm_num < num_dimm_banks; dimm_num++) {
  695. if ((dimm_populated[dimm_num-1] != SDRAM_NONE)
  696. && (dimm_populated[dimm_num] != SDRAM_NONE)
  697. && (dimm_populated[dimm_num-1] != dimm_populated[dimm_num])) {
  698. printf("ERROR: DIMM's DDR1 and DDR2 type can not be mixed.\n");
  699. spd_ddr_init_hang ();
  700. }
  701. }
  702. }
  703. /*------------------------------------------------------------------
  704. * For the memory DIMMs installed, this routine verifies that
  705. * frequency previously calculated is supported.
  706. *-----------------------------------------------------------------*/
  707. static void check_frequency(unsigned long *dimm_populated,
  708. unsigned char *iic0_dimm_addr,
  709. unsigned long num_dimm_banks)
  710. {
  711. unsigned long dimm_num;
  712. unsigned long tcyc_reg;
  713. unsigned long cycle_time;
  714. unsigned long calc_cycle_time;
  715. unsigned long sdram_freq;
  716. unsigned long sdr_ddrpll;
  717. PPC4xx_SYS_INFO board_cfg;
  718. /*------------------------------------------------------------------
  719. * Get the board configuration info.
  720. *-----------------------------------------------------------------*/
  721. get_sys_info(&board_cfg);
  722. mfsdr(SDR0_DDR0, sdr_ddrpll);
  723. sdram_freq = ((board_cfg.freqPLB) * SDR0_DDR0_DDRM_DECODE(sdr_ddrpll));
  724. /*
  725. * calc_cycle_time is calculated from DDR frequency set by board/chip
  726. * and is expressed in multiple of 10 picoseconds
  727. * to match the way DIMM cycle time is calculated below.
  728. */
  729. calc_cycle_time = MULDIV64(ONE_BILLION, 100, sdram_freq);
  730. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  731. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  732. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 9);
  733. /*
  734. * Byte 9, Cycle time for CAS Latency=X, is split into two nibbles:
  735. * the higher order nibble (bits 4-7) designates the cycle time
  736. * to a granularity of 1ns;
  737. * the value presented by the lower order nibble (bits 0-3)
  738. * has a granularity of .1ns and is added to the value designated
  739. * by the higher nibble. In addition, four lines of the lower order
  740. * nibble are assigned to support +.25,+.33, +.66 and +.75.
  741. */
  742. /* Convert from hex to decimal */
  743. if ((tcyc_reg & 0x0F) == 0x0D)
  744. cycle_time = (((tcyc_reg & 0xF0) >> 4) * 100) + 75;
  745. else if ((tcyc_reg & 0x0F) == 0x0C)
  746. cycle_time = (((tcyc_reg & 0xF0) >> 4) * 100) + 66;
  747. else if ((tcyc_reg & 0x0F) == 0x0B)
  748. cycle_time = (((tcyc_reg & 0xF0) >> 4) * 100) + 33;
  749. else if ((tcyc_reg & 0x0F) == 0x0A)
  750. cycle_time = (((tcyc_reg & 0xF0) >> 4) * 100) + 25;
  751. else
  752. cycle_time = (((tcyc_reg & 0xF0) >> 4) * 100) +
  753. ((tcyc_reg & 0x0F)*10);
  754. debug("cycle_time=%lu [10 picoseconds]\n", cycle_time);
  755. if (cycle_time > (calc_cycle_time + 10)) {
  756. /*
  757. * the provided sdram cycle_time is too small
  758. * for the available DIMM cycle_time.
  759. * The additionnal 100ps is here to accept a small incertainty.
  760. */
  761. printf("ERROR: DRAM DIMM detected with cycle_time %d ps in "
  762. "slot %d \n while calculated cycle time is %d ps.\n",
  763. (unsigned int)(cycle_time*10),
  764. (unsigned int)dimm_num,
  765. (unsigned int)(calc_cycle_time*10));
  766. printf("Replace the DIMM, or change DDR frequency via "
  767. "strapping bits.\n\n");
  768. spd_ddr_init_hang ();
  769. }
  770. }
  771. }
  772. }
  773. /*------------------------------------------------------------------
  774. * For the memory DIMMs installed, this routine verifies two
  775. * ranks/banks maximum are availables.
  776. *-----------------------------------------------------------------*/
  777. static void check_rank_number(unsigned long *dimm_populated,
  778. unsigned char *iic0_dimm_addr,
  779. unsigned long num_dimm_banks)
  780. {
  781. unsigned long dimm_num;
  782. unsigned long dimm_rank;
  783. unsigned long total_rank = 0;
  784. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  785. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  786. dimm_rank = spd_read(iic0_dimm_addr[dimm_num], 5);
  787. if (((unsigned long)spd_read(iic0_dimm_addr[dimm_num], 2)) == 0x08)
  788. dimm_rank = (dimm_rank & 0x0F) +1;
  789. else
  790. dimm_rank = dimm_rank & 0x0F;
  791. if (dimm_rank > MAXRANKS) {
  792. printf("ERROR: DRAM DIMM detected with %lu ranks in "
  793. "slot %lu is not supported.\n", dimm_rank, dimm_num);
  794. printf("Only %d ranks are supported for all DIMM.\n", MAXRANKS);
  795. printf("Replace the DIMM module with a supported DIMM.\n\n");
  796. spd_ddr_init_hang ();
  797. } else
  798. total_rank += dimm_rank;
  799. }
  800. if (total_rank > MAXRANKS) {
  801. printf("ERROR: DRAM DIMM detected with a total of %d ranks "
  802. "for all slots.\n", (unsigned int)total_rank);
  803. printf("Only %d ranks are supported for all DIMM.\n", MAXRANKS);
  804. printf("Remove one of the DIMM modules.\n\n");
  805. spd_ddr_init_hang ();
  806. }
  807. }
  808. }
  809. /*------------------------------------------------------------------
  810. * only support 2.5V modules.
  811. * This routine verifies this.
  812. *-----------------------------------------------------------------*/
  813. static void check_voltage_type(unsigned long *dimm_populated,
  814. unsigned char *iic0_dimm_addr,
  815. unsigned long num_dimm_banks)
  816. {
  817. unsigned long dimm_num;
  818. unsigned long voltage_type;
  819. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  820. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  821. voltage_type = spd_read(iic0_dimm_addr[dimm_num], 8);
  822. switch (voltage_type) {
  823. case 0x00:
  824. printf("ERROR: Only DIMMs DDR 2.5V or DDR2 1.8V are supported.\n");
  825. printf("This DIMM is 5.0 Volt/TTL.\n");
  826. printf("Replace the DIMM module in slot %d with a supported DIMM.\n\n",
  827. (unsigned int)dimm_num);
  828. spd_ddr_init_hang ();
  829. break;
  830. case 0x01:
  831. printf("ERROR: Only DIMMs DDR 2.5V or DDR2 1.8V are supported.\n");
  832. printf("This DIMM is LVTTL.\n");
  833. printf("Replace the DIMM module in slot %d with a supported DIMM.\n\n",
  834. (unsigned int)dimm_num);
  835. spd_ddr_init_hang ();
  836. break;
  837. case 0x02:
  838. printf("ERROR: Only DIMMs DDR 2.5V or DDR2 1.8V are supported.\n");
  839. printf("This DIMM is 1.5 Volt.\n");
  840. printf("Replace the DIMM module in slot %d with a supported DIMM.\n\n",
  841. (unsigned int)dimm_num);
  842. spd_ddr_init_hang ();
  843. break;
  844. case 0x03:
  845. printf("ERROR: Only DIMMs DDR 2.5V or DDR2 1.8V are supported.\n");
  846. printf("This DIMM is 3.3 Volt/TTL.\n");
  847. printf("Replace the DIMM module in slot %d with a supported DIMM.\n\n",
  848. (unsigned int)dimm_num);
  849. spd_ddr_init_hang ();
  850. break;
  851. case 0x04:
  852. /* 2.5 Voltage only for DDR1 */
  853. break;
  854. case 0x05:
  855. /* 1.8 Voltage only for DDR2 */
  856. break;
  857. default:
  858. printf("ERROR: Only DIMMs DDR 2.5V or DDR2 1.8V are supported.\n");
  859. printf("Replace the DIMM module in slot %d with a supported DIMM.\n\n",
  860. (unsigned int)dimm_num);
  861. spd_ddr_init_hang ();
  862. break;
  863. }
  864. }
  865. }
  866. }
  867. /*-----------------------------------------------------------------------------+
  868. * program_copt1.
  869. *-----------------------------------------------------------------------------*/
  870. static void program_copt1(unsigned long *dimm_populated,
  871. unsigned char *iic0_dimm_addr,
  872. unsigned long num_dimm_banks)
  873. {
  874. unsigned long dimm_num;
  875. unsigned long mcopt1;
  876. unsigned long ecc_enabled;
  877. unsigned long ecc = 0;
  878. unsigned long data_width = 0;
  879. unsigned long dimm_32bit;
  880. unsigned long dimm_64bit;
  881. unsigned long registered = 0;
  882. unsigned long attribute = 0;
  883. unsigned long buf0, buf1; /* TODO: code to be changed for IOP1.6 to support 4 DIMMs */
  884. unsigned long bankcount;
  885. unsigned long val;
  886. #ifdef CONFIG_DDR_ECC
  887. ecc_enabled = TRUE;
  888. #else
  889. ecc_enabled = FALSE;
  890. #endif
  891. dimm_32bit = FALSE;
  892. dimm_64bit = FALSE;
  893. buf0 = FALSE;
  894. buf1 = FALSE;
  895. /*------------------------------------------------------------------
  896. * Set memory controller options reg 1, SDRAM_MCOPT1.
  897. *-----------------------------------------------------------------*/
  898. mfsdram(SDRAM_MCOPT1, val);
  899. mcopt1 = val & ~(SDRAM_MCOPT1_MCHK_MASK | SDRAM_MCOPT1_RDEN_MASK |
  900. SDRAM_MCOPT1_PMU_MASK | SDRAM_MCOPT1_DMWD_MASK |
  901. SDRAM_MCOPT1_UIOS_MASK | SDRAM_MCOPT1_BCNT_MASK |
  902. SDRAM_MCOPT1_DDR_TYPE_MASK | SDRAM_MCOPT1_RWOO_MASK |
  903. SDRAM_MCOPT1_WOOO_MASK | SDRAM_MCOPT1_DCOO_MASK |
  904. SDRAM_MCOPT1_DREF_MASK);
  905. mcopt1 |= SDRAM_MCOPT1_QDEP;
  906. mcopt1 |= SDRAM_MCOPT1_PMU_OPEN;
  907. mcopt1 |= SDRAM_MCOPT1_RWOO_DISABLED;
  908. mcopt1 |= SDRAM_MCOPT1_WOOO_DISABLED;
  909. mcopt1 |= SDRAM_MCOPT1_DCOO_DISABLED;
  910. mcopt1 |= SDRAM_MCOPT1_DREF_NORMAL;
  911. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  912. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  913. /* test ecc support */
  914. ecc = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 11);
  915. if (ecc != 0x02) /* ecc not supported */
  916. ecc_enabled = FALSE;
  917. /* test bank count */
  918. bankcount = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 17);
  919. if (bankcount == 0x04) /* bank count = 4 */
  920. mcopt1 |= SDRAM_MCOPT1_4_BANKS;
  921. else /* bank count = 8 */
  922. mcopt1 |= SDRAM_MCOPT1_8_BANKS;
  923. /* test for buffered/unbuffered, registered, differential clocks */
  924. registered = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 20);
  925. attribute = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 21);
  926. /* TODO: code to be changed for IOP1.6 to support 4 DIMMs */
  927. if (dimm_num == 0) {
  928. if (dimm_populated[dimm_num] == SDRAM_DDR1) /* DDR1 type */
  929. mcopt1 |= SDRAM_MCOPT1_DDR1_TYPE;
  930. if (dimm_populated[dimm_num] == SDRAM_DDR2) /* DDR2 type */
  931. mcopt1 |= SDRAM_MCOPT1_DDR2_TYPE;
  932. if (registered == 1) { /* DDR2 always buffered */
  933. /* TODO: what about above comments ? */
  934. mcopt1 |= SDRAM_MCOPT1_RDEN;
  935. buf0 = TRUE;
  936. } else {
  937. /* TODO: the mask 0x02 doesn't match Samsung def for byte 21. */
  938. if ((attribute & 0x02) == 0x00) {
  939. /* buffered not supported */
  940. buf0 = FALSE;
  941. } else {
  942. mcopt1 |= SDRAM_MCOPT1_RDEN;
  943. buf0 = TRUE;
  944. }
  945. }
  946. }
  947. else if (dimm_num == 1) {
  948. if (dimm_populated[dimm_num] == SDRAM_DDR1) /* DDR1 type */
  949. mcopt1 |= SDRAM_MCOPT1_DDR1_TYPE;
  950. if (dimm_populated[dimm_num] == SDRAM_DDR2) /* DDR2 type */
  951. mcopt1 |= SDRAM_MCOPT1_DDR2_TYPE;
  952. if (registered == 1) {
  953. /* DDR2 always buffered */
  954. mcopt1 |= SDRAM_MCOPT1_RDEN;
  955. buf1 = TRUE;
  956. } else {
  957. if ((attribute & 0x02) == 0x00) {
  958. /* buffered not supported */
  959. buf1 = FALSE;
  960. } else {
  961. mcopt1 |= SDRAM_MCOPT1_RDEN;
  962. buf1 = TRUE;
  963. }
  964. }
  965. }
  966. /* Note that for DDR2 the byte 7 is reserved, but OK to keep code as is. */
  967. data_width = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 6) +
  968. (((unsigned long)spd_read(iic0_dimm_addr[dimm_num], 7)) << 8);
  969. switch (data_width) {
  970. case 72:
  971. case 64:
  972. dimm_64bit = TRUE;
  973. break;
  974. case 40:
  975. case 32:
  976. dimm_32bit = TRUE;
  977. break;
  978. default:
  979. printf("WARNING: Detected a DIMM with a data width of %lu bits.\n",
  980. data_width);
  981. printf("Only DIMMs with 32 or 64 bit DDR-SDRAM widths are supported.\n");
  982. break;
  983. }
  984. }
  985. }
  986. /* verify matching properties */
  987. if ((dimm_populated[0] != SDRAM_NONE) && (dimm_populated[1] != SDRAM_NONE)) {
  988. if (buf0 != buf1) {
  989. printf("ERROR: DIMM's buffered/unbuffered, registered, clocking don't match.\n");
  990. spd_ddr_init_hang ();
  991. }
  992. }
  993. if ((dimm_64bit == TRUE) && (dimm_32bit == TRUE)) {
  994. printf("ERROR: Cannot mix 32 bit and 64 bit DDR-SDRAM DIMMs together.\n");
  995. spd_ddr_init_hang ();
  996. }
  997. else if ((dimm_64bit == TRUE) && (dimm_32bit == FALSE)) {
  998. mcopt1 |= SDRAM_MCOPT1_DMWD_64;
  999. } else if ((dimm_64bit == FALSE) && (dimm_32bit == TRUE)) {
  1000. mcopt1 |= SDRAM_MCOPT1_DMWD_32;
  1001. } else {
  1002. printf("ERROR: Please install only 32 or 64 bit DDR-SDRAM DIMMs.\n\n");
  1003. spd_ddr_init_hang ();
  1004. }
  1005. if (ecc_enabled == TRUE)
  1006. mcopt1 |= SDRAM_MCOPT1_MCHK_GEN;
  1007. else
  1008. mcopt1 |= SDRAM_MCOPT1_MCHK_NON;
  1009. mtsdram(SDRAM_MCOPT1, mcopt1);
  1010. }
  1011. /*-----------------------------------------------------------------------------+
  1012. * program_codt.
  1013. *-----------------------------------------------------------------------------*/
  1014. static void program_codt(unsigned long *dimm_populated,
  1015. unsigned char *iic0_dimm_addr,
  1016. unsigned long num_dimm_banks)
  1017. {
  1018. unsigned long codt;
  1019. unsigned long modt0 = 0;
  1020. unsigned long modt1 = 0;
  1021. unsigned long modt2 = 0;
  1022. unsigned long modt3 = 0;
  1023. unsigned char dimm_num;
  1024. unsigned char dimm_rank;
  1025. unsigned char total_rank = 0;
  1026. unsigned char total_dimm = 0;
  1027. unsigned char dimm_type = 0;
  1028. unsigned char firstSlot = 0;
  1029. /*------------------------------------------------------------------
  1030. * Set the SDRAM Controller On Die Termination Register
  1031. *-----------------------------------------------------------------*/
  1032. mfsdram(SDRAM_CODT, codt);
  1033. codt &= ~(SDRAM_CODT_DQS_SINGLE_END | SDRAM_CODT_CKSE_SINGLE_END);
  1034. codt |= SDRAM_CODT_IO_NMODE;
  1035. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1036. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  1037. dimm_rank = (unsigned long)spd_read(iic0_dimm_addr[dimm_num], 5);
  1038. if (((unsigned long)spd_read(iic0_dimm_addr[dimm_num], 2)) == 0x08) {
  1039. dimm_rank = (dimm_rank & 0x0F) + 1;
  1040. dimm_type = SDRAM_DDR2;
  1041. } else {
  1042. dimm_rank = dimm_rank & 0x0F;
  1043. dimm_type = SDRAM_DDR1;
  1044. }
  1045. total_rank += dimm_rank;
  1046. total_dimm++;
  1047. if ((dimm_num == 0) && (total_dimm == 1))
  1048. firstSlot = TRUE;
  1049. else
  1050. firstSlot = FALSE;
  1051. }
  1052. }
  1053. if (dimm_type == SDRAM_DDR2) {
  1054. codt |= SDRAM_CODT_DQS_1_8_V_DDR2;
  1055. if ((total_dimm == 1) && (firstSlot == TRUE)) {
  1056. if (total_rank == 1) { /* PUUU */
  1057. codt |= CALC_ODT_R(0);
  1058. modt0 = CALC_ODT_W(0);
  1059. modt1 = 0x00000000;
  1060. modt2 = 0x00000000;
  1061. modt3 = 0x00000000;
  1062. }
  1063. if (total_rank == 2) { /* PPUU */
  1064. codt |= CALC_ODT_R(0) | CALC_ODT_R(1);
  1065. modt0 = CALC_ODT_W(0) | CALC_ODT_W(1);
  1066. modt1 = 0x00000000;
  1067. modt2 = 0x00000000;
  1068. modt3 = 0x00000000;
  1069. }
  1070. } else if ((total_dimm == 1) && (firstSlot != TRUE)) {
  1071. if (total_rank == 1) { /* UUPU */
  1072. codt |= CALC_ODT_R(2);
  1073. modt0 = 0x00000000;
  1074. modt1 = 0x00000000;
  1075. modt2 = CALC_ODT_W(2);
  1076. modt3 = 0x00000000;
  1077. }
  1078. if (total_rank == 2) { /* UUPP */
  1079. codt |= CALC_ODT_R(2) | CALC_ODT_R(3);
  1080. modt0 = 0x00000000;
  1081. modt1 = 0x00000000;
  1082. modt2 = CALC_ODT_W(2) | CALC_ODT_W(3);
  1083. modt3 = 0x00000000;
  1084. }
  1085. }
  1086. if (total_dimm == 2) {
  1087. if (total_rank == 2) { /* PUPU */
  1088. codt |= CALC_ODT_R(0) | CALC_ODT_R(2);
  1089. modt0 = CALC_ODT_RW(2);
  1090. modt1 = 0x00000000;
  1091. modt2 = CALC_ODT_RW(0);
  1092. modt3 = 0x00000000;
  1093. }
  1094. if (total_rank == 4) { /* PPPP */
  1095. codt |= CALC_ODT_R(0) | CALC_ODT_R(1) |
  1096. CALC_ODT_R(2) | CALC_ODT_R(3);
  1097. modt0 = CALC_ODT_RW(2) | CALC_ODT_RW(3);
  1098. modt1 = 0x00000000;
  1099. modt2 = CALC_ODT_RW(0) | CALC_ODT_RW(1);
  1100. modt3 = 0x00000000;
  1101. }
  1102. }
  1103. } else {
  1104. codt |= SDRAM_CODT_DQS_2_5_V_DDR1;
  1105. modt0 = 0x00000000;
  1106. modt1 = 0x00000000;
  1107. modt2 = 0x00000000;
  1108. modt3 = 0x00000000;
  1109. if (total_dimm == 1) {
  1110. if (total_rank == 1)
  1111. codt |= 0x00800000;
  1112. if (total_rank == 2)
  1113. codt |= 0x02800000;
  1114. }
  1115. if (total_dimm == 2) {
  1116. if (total_rank == 2)
  1117. codt |= 0x08800000;
  1118. if (total_rank == 4)
  1119. codt |= 0x2a800000;
  1120. }
  1121. }
  1122. debug("nb of dimm %d\n", total_dimm);
  1123. debug("nb of rank %d\n", total_rank);
  1124. if (total_dimm == 1)
  1125. debug("dimm in slot %d\n", firstSlot);
  1126. mtsdram(SDRAM_CODT, codt);
  1127. mtsdram(SDRAM_MODT0, modt0);
  1128. mtsdram(SDRAM_MODT1, modt1);
  1129. mtsdram(SDRAM_MODT2, modt2);
  1130. mtsdram(SDRAM_MODT3, modt3);
  1131. }
  1132. /*-----------------------------------------------------------------------------+
  1133. * program_initplr.
  1134. *-----------------------------------------------------------------------------*/
  1135. static void program_initplr(unsigned long *dimm_populated,
  1136. unsigned char *iic0_dimm_addr,
  1137. unsigned long num_dimm_banks,
  1138. ddr_cas_id_t selected_cas,
  1139. int write_recovery)
  1140. {
  1141. u32 cas = 0;
  1142. u32 odt = 0;
  1143. u32 ods = 0;
  1144. u32 mr;
  1145. u32 wr;
  1146. u32 emr;
  1147. u32 emr2;
  1148. u32 emr3;
  1149. int dimm_num;
  1150. int total_dimm = 0;
  1151. /******************************************************
  1152. ** Assumption: if more than one DIMM, all DIMMs are the same
  1153. ** as already checked in check_memory_type
  1154. ******************************************************/
  1155. if ((dimm_populated[0] == SDRAM_DDR1) || (dimm_populated[1] == SDRAM_DDR1)) {
  1156. mtsdram(SDRAM_INITPLR0, 0x81B80000);
  1157. mtsdram(SDRAM_INITPLR1, 0x81900400);
  1158. mtsdram(SDRAM_INITPLR2, 0x81810000);
  1159. mtsdram(SDRAM_INITPLR3, 0xff800162);
  1160. mtsdram(SDRAM_INITPLR4, 0x81900400);
  1161. mtsdram(SDRAM_INITPLR5, 0x86080000);
  1162. mtsdram(SDRAM_INITPLR6, 0x86080000);
  1163. mtsdram(SDRAM_INITPLR7, 0x81000062);
  1164. } else if ((dimm_populated[0] == SDRAM_DDR2) || (dimm_populated[1] == SDRAM_DDR2)) {
  1165. switch (selected_cas) {
  1166. case DDR_CAS_3:
  1167. cas = 3 << 4;
  1168. break;
  1169. case DDR_CAS_4:
  1170. cas = 4 << 4;
  1171. break;
  1172. case DDR_CAS_5:
  1173. cas = 5 << 4;
  1174. break;
  1175. default:
  1176. printf("ERROR: ucode error on selected_cas value %d", selected_cas);
  1177. spd_ddr_init_hang ();
  1178. break;
  1179. }
  1180. #if 0
  1181. /*
  1182. * ToDo - Still a problem with the write recovery:
  1183. * On the Corsair CM2X512-5400C4 module, setting write recovery
  1184. * in the INITPLR reg to the value calculated in program_mode()
  1185. * results in not correctly working DDR2 memory (crash after
  1186. * relocation).
  1187. *
  1188. * So for now, set the write recovery to 3. This seems to work
  1189. * on the Corair module too.
  1190. *
  1191. * 2007-03-01, sr
  1192. */
  1193. switch (write_recovery) {
  1194. case 3:
  1195. wr = WRITE_RECOV_3;
  1196. break;
  1197. case 4:
  1198. wr = WRITE_RECOV_4;
  1199. break;
  1200. case 5:
  1201. wr = WRITE_RECOV_5;
  1202. break;
  1203. case 6:
  1204. wr = WRITE_RECOV_6;
  1205. break;
  1206. default:
  1207. printf("ERROR: write recovery not support (%d)", write_recovery);
  1208. spd_ddr_init_hang ();
  1209. break;
  1210. }
  1211. #else
  1212. wr = WRITE_RECOV_3; /* test-only, see description above */
  1213. #endif
  1214. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++)
  1215. if (dimm_populated[dimm_num] != SDRAM_NONE)
  1216. total_dimm++;
  1217. if (total_dimm == 1) {
  1218. odt = ODT_150_OHM;
  1219. ods = ODS_FULL;
  1220. } else if (total_dimm == 2) {
  1221. odt = ODT_75_OHM;
  1222. ods = ODS_REDUCED;
  1223. } else {
  1224. printf("ERROR: Unsupported number of DIMM's (%d)", total_dimm);
  1225. spd_ddr_init_hang ();
  1226. }
  1227. mr = CMD_EMR | SELECT_MR | BURST_LEN_4 | wr | cas;
  1228. emr = CMD_EMR | SELECT_EMR | odt | ods;
  1229. emr2 = CMD_EMR | SELECT_EMR2;
  1230. emr3 = CMD_EMR | SELECT_EMR3;
  1231. /* NOP - Wait 106 MemClk cycles */
  1232. mtsdram(SDRAM_INITPLR0, SDRAM_INITPLR_ENABLE | CMD_NOP |
  1233. SDRAM_INITPLR_IMWT_ENCODE(106));
  1234. udelay(1000);
  1235. /* precharge 4 MemClk cycles */
  1236. mtsdram(SDRAM_INITPLR1, SDRAM_INITPLR_ENABLE | CMD_PRECHARGE |
  1237. SDRAM_INITPLR_IMWT_ENCODE(4));
  1238. /* EMR2 - Wait tMRD (2 MemClk cycles) */
  1239. mtsdram(SDRAM_INITPLR2, SDRAM_INITPLR_ENABLE | emr2 |
  1240. SDRAM_INITPLR_IMWT_ENCODE(2));
  1241. /* EMR3 - Wait tMRD (2 MemClk cycles) */
  1242. mtsdram(SDRAM_INITPLR3, SDRAM_INITPLR_ENABLE | emr3 |
  1243. SDRAM_INITPLR_IMWT_ENCODE(2));
  1244. /* EMR DLL ENABLE - Wait tMRD (2 MemClk cycles) */
  1245. mtsdram(SDRAM_INITPLR4, SDRAM_INITPLR_ENABLE | emr |
  1246. SDRAM_INITPLR_IMWT_ENCODE(2));
  1247. /* MR w/ DLL reset - 200 cycle wait for DLL reset */
  1248. mtsdram(SDRAM_INITPLR5, SDRAM_INITPLR_ENABLE | mr | DLL_RESET |
  1249. SDRAM_INITPLR_IMWT_ENCODE(200));
  1250. udelay(1000);
  1251. /* precharge 4 MemClk cycles */
  1252. mtsdram(SDRAM_INITPLR6, SDRAM_INITPLR_ENABLE | CMD_PRECHARGE |
  1253. SDRAM_INITPLR_IMWT_ENCODE(4));
  1254. /* Refresh 25 MemClk cycles */
  1255. mtsdram(SDRAM_INITPLR7, SDRAM_INITPLR_ENABLE | CMD_REFRESH |
  1256. SDRAM_INITPLR_IMWT_ENCODE(25));
  1257. /* Refresh 25 MemClk cycles */
  1258. mtsdram(SDRAM_INITPLR8, SDRAM_INITPLR_ENABLE | CMD_REFRESH |
  1259. SDRAM_INITPLR_IMWT_ENCODE(25));
  1260. /* Refresh 25 MemClk cycles */
  1261. mtsdram(SDRAM_INITPLR9, SDRAM_INITPLR_ENABLE | CMD_REFRESH |
  1262. SDRAM_INITPLR_IMWT_ENCODE(25));
  1263. /* Refresh 25 MemClk cycles */
  1264. mtsdram(SDRAM_INITPLR10, SDRAM_INITPLR_ENABLE | CMD_REFRESH |
  1265. SDRAM_INITPLR_IMWT_ENCODE(25));
  1266. /* MR w/o DLL reset - Wait tMRD (2 MemClk cycles) */
  1267. mtsdram(SDRAM_INITPLR11, SDRAM_INITPLR_ENABLE | mr |
  1268. SDRAM_INITPLR_IMWT_ENCODE(2));
  1269. /* EMR OCD Default - Wait tMRD (2 MemClk cycles) */
  1270. mtsdram(SDRAM_INITPLR12, SDRAM_INITPLR_ENABLE | OCD_CALIB_DEF |
  1271. SDRAM_INITPLR_IMWT_ENCODE(2) | emr);
  1272. /* EMR OCD Exit */
  1273. mtsdram(SDRAM_INITPLR13, SDRAM_INITPLR_ENABLE | emr |
  1274. SDRAM_INITPLR_IMWT_ENCODE(2));
  1275. } else {
  1276. printf("ERROR: ucode error as unknown DDR type in program_initplr");
  1277. spd_ddr_init_hang ();
  1278. }
  1279. }
  1280. /*------------------------------------------------------------------
  1281. * This routine programs the SDRAM_MMODE register.
  1282. * the selected_cas is an output parameter, that will be passed
  1283. * by caller to call the above program_initplr( )
  1284. *-----------------------------------------------------------------*/
  1285. static void program_mode(unsigned long *dimm_populated,
  1286. unsigned char *iic0_dimm_addr,
  1287. unsigned long num_dimm_banks,
  1288. ddr_cas_id_t *selected_cas,
  1289. int *write_recovery)
  1290. {
  1291. unsigned long dimm_num;
  1292. unsigned long sdram_ddr1;
  1293. unsigned long t_wr_ns;
  1294. unsigned long t_wr_clk;
  1295. unsigned long cas_bit;
  1296. unsigned long cas_index;
  1297. unsigned long sdram_freq;
  1298. unsigned long ddr_check;
  1299. unsigned long mmode;
  1300. unsigned long tcyc_reg;
  1301. unsigned long cycle_2_0_clk;
  1302. unsigned long cycle_2_5_clk;
  1303. unsigned long cycle_3_0_clk;
  1304. unsigned long cycle_4_0_clk;
  1305. unsigned long cycle_5_0_clk;
  1306. unsigned long max_2_0_tcyc_ns_x_100;
  1307. unsigned long max_2_5_tcyc_ns_x_100;
  1308. unsigned long max_3_0_tcyc_ns_x_100;
  1309. unsigned long max_4_0_tcyc_ns_x_100;
  1310. unsigned long max_5_0_tcyc_ns_x_100;
  1311. unsigned long cycle_time_ns_x_100[3];
  1312. PPC4xx_SYS_INFO board_cfg;
  1313. unsigned char cas_2_0_available;
  1314. unsigned char cas_2_5_available;
  1315. unsigned char cas_3_0_available;
  1316. unsigned char cas_4_0_available;
  1317. unsigned char cas_5_0_available;
  1318. unsigned long sdr_ddrpll;
  1319. /*------------------------------------------------------------------
  1320. * Get the board configuration info.
  1321. *-----------------------------------------------------------------*/
  1322. get_sys_info(&board_cfg);
  1323. mfsdr(SDR0_DDR0, sdr_ddrpll);
  1324. sdram_freq = MULDIV64((board_cfg.freqPLB), SDR0_DDR0_DDRM_DECODE(sdr_ddrpll), 1);
  1325. debug("sdram_freq=%lu\n", sdram_freq);
  1326. /*------------------------------------------------------------------
  1327. * Handle the timing. We need to find the worst case timing of all
  1328. * the dimm modules installed.
  1329. *-----------------------------------------------------------------*/
  1330. t_wr_ns = 0;
  1331. cas_2_0_available = TRUE;
  1332. cas_2_5_available = TRUE;
  1333. cas_3_0_available = TRUE;
  1334. cas_4_0_available = TRUE;
  1335. cas_5_0_available = TRUE;
  1336. max_2_0_tcyc_ns_x_100 = 10;
  1337. max_2_5_tcyc_ns_x_100 = 10;
  1338. max_3_0_tcyc_ns_x_100 = 10;
  1339. max_4_0_tcyc_ns_x_100 = 10;
  1340. max_5_0_tcyc_ns_x_100 = 10;
  1341. sdram_ddr1 = TRUE;
  1342. /* loop through all the DIMM slots on the board */
  1343. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1344. /* If a dimm is installed in a particular slot ... */
  1345. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  1346. if (dimm_populated[dimm_num] == SDRAM_DDR1)
  1347. sdram_ddr1 = TRUE;
  1348. else
  1349. sdram_ddr1 = FALSE;
  1350. cas_bit = spd_read(iic0_dimm_addr[dimm_num], 18);
  1351. debug("cas_bit[SPD byte 18]=%02lx\n", cas_bit);
  1352. /* For a particular DIMM, grab the three CAS values it supports */
  1353. for (cas_index = 0; cas_index < 3; cas_index++) {
  1354. switch (cas_index) {
  1355. case 0:
  1356. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 9);
  1357. break;
  1358. case 1:
  1359. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 23);
  1360. break;
  1361. default:
  1362. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 25);
  1363. break;
  1364. }
  1365. if ((tcyc_reg & 0x0F) >= 10) {
  1366. if ((tcyc_reg & 0x0F) == 0x0D) {
  1367. /* Convert from hex to decimal */
  1368. cycle_time_ns_x_100[cas_index] =
  1369. (((tcyc_reg & 0xF0) >> 4) * 100) + 75;
  1370. } else {
  1371. printf("ERROR: SPD reported Tcyc is incorrect for DIMM "
  1372. "in slot %d\n", (unsigned int)dimm_num);
  1373. spd_ddr_init_hang ();
  1374. }
  1375. } else {
  1376. /* Convert from hex to decimal */
  1377. cycle_time_ns_x_100[cas_index] =
  1378. (((tcyc_reg & 0xF0) >> 4) * 100) +
  1379. ((tcyc_reg & 0x0F)*10);
  1380. }
  1381. debug("cas_index=%lu: cycle_time_ns_x_100=%lu\n", cas_index,
  1382. cycle_time_ns_x_100[cas_index]);
  1383. }
  1384. /* The rest of this routine determines if CAS 2.0, 2.5, 3.0, 4.0 and 5.0 are */
  1385. /* supported for a particular DIMM. */
  1386. cas_index = 0;
  1387. if (sdram_ddr1) {
  1388. /*
  1389. * DDR devices use the following bitmask for CAS latency:
  1390. * Bit 7 6 5 4 3 2 1 0
  1391. * TBD 4.0 3.5 3.0 2.5 2.0 1.5 1.0
  1392. */
  1393. if (((cas_bit & 0x40) == 0x40) && (cas_index < 3) &&
  1394. (cycle_time_ns_x_100[cas_index] != 0)) {
  1395. max_4_0_tcyc_ns_x_100 = max(max_4_0_tcyc_ns_x_100,
  1396. cycle_time_ns_x_100[cas_index]);
  1397. cas_index++;
  1398. } else {
  1399. if (cas_index != 0)
  1400. cas_index++;
  1401. cas_4_0_available = FALSE;
  1402. }
  1403. if (((cas_bit & 0x10) == 0x10) && (cas_index < 3) &&
  1404. (cycle_time_ns_x_100[cas_index] != 0)) {
  1405. max_3_0_tcyc_ns_x_100 = max(max_3_0_tcyc_ns_x_100,
  1406. cycle_time_ns_x_100[cas_index]);
  1407. cas_index++;
  1408. } else {
  1409. if (cas_index != 0)
  1410. cas_index++;
  1411. cas_3_0_available = FALSE;
  1412. }
  1413. if (((cas_bit & 0x08) == 0x08) && (cas_index < 3) &&
  1414. (cycle_time_ns_x_100[cas_index] != 0)) {
  1415. max_2_5_tcyc_ns_x_100 = max(max_2_5_tcyc_ns_x_100,
  1416. cycle_time_ns_x_100[cas_index]);
  1417. cas_index++;
  1418. } else {
  1419. if (cas_index != 0)
  1420. cas_index++;
  1421. cas_2_5_available = FALSE;
  1422. }
  1423. if (((cas_bit & 0x04) == 0x04) && (cas_index < 3) &&
  1424. (cycle_time_ns_x_100[cas_index] != 0)) {
  1425. max_2_0_tcyc_ns_x_100 = max(max_2_0_tcyc_ns_x_100,
  1426. cycle_time_ns_x_100[cas_index]);
  1427. cas_index++;
  1428. } else {
  1429. if (cas_index != 0)
  1430. cas_index++;
  1431. cas_2_0_available = FALSE;
  1432. }
  1433. } else {
  1434. /*
  1435. * DDR2 devices use the following bitmask for CAS latency:
  1436. * Bit 7 6 5 4 3 2 1 0
  1437. * TBD 6.0 5.0 4.0 3.0 2.0 TBD TBD
  1438. */
  1439. if (((cas_bit & 0x20) == 0x20) && (cas_index < 3) &&
  1440. (cycle_time_ns_x_100[cas_index] != 0)) {
  1441. max_5_0_tcyc_ns_x_100 = max(max_5_0_tcyc_ns_x_100,
  1442. cycle_time_ns_x_100[cas_index]);
  1443. cas_index++;
  1444. } else {
  1445. if (cas_index != 0)
  1446. cas_index++;
  1447. cas_5_0_available = FALSE;
  1448. }
  1449. if (((cas_bit & 0x10) == 0x10) && (cas_index < 3) &&
  1450. (cycle_time_ns_x_100[cas_index] != 0)) {
  1451. max_4_0_tcyc_ns_x_100 = max(max_4_0_tcyc_ns_x_100,
  1452. cycle_time_ns_x_100[cas_index]);
  1453. cas_index++;
  1454. } else {
  1455. if (cas_index != 0)
  1456. cas_index++;
  1457. cas_4_0_available = FALSE;
  1458. }
  1459. if (((cas_bit & 0x08) == 0x08) && (cas_index < 3) &&
  1460. (cycle_time_ns_x_100[cas_index] != 0)) {
  1461. max_3_0_tcyc_ns_x_100 = max(max_3_0_tcyc_ns_x_100,
  1462. cycle_time_ns_x_100[cas_index]);
  1463. cas_index++;
  1464. } else {
  1465. if (cas_index != 0)
  1466. cas_index++;
  1467. cas_3_0_available = FALSE;
  1468. }
  1469. }
  1470. }
  1471. }
  1472. /*------------------------------------------------------------------
  1473. * Set the SDRAM mode, SDRAM_MMODE
  1474. *-----------------------------------------------------------------*/
  1475. mfsdram(SDRAM_MMODE, mmode);
  1476. mmode = mmode & ~(SDRAM_MMODE_WR_MASK | SDRAM_MMODE_DCL_MASK);
  1477. /* add 10 here because of rounding problems */
  1478. cycle_2_0_clk = MULDIV64(ONE_BILLION, 100, max_2_0_tcyc_ns_x_100) + 10;
  1479. cycle_2_5_clk = MULDIV64(ONE_BILLION, 100, max_2_5_tcyc_ns_x_100) + 10;
  1480. cycle_3_0_clk = MULDIV64(ONE_BILLION, 100, max_3_0_tcyc_ns_x_100) + 10;
  1481. cycle_4_0_clk = MULDIV64(ONE_BILLION, 100, max_4_0_tcyc_ns_x_100) + 10;
  1482. cycle_5_0_clk = MULDIV64(ONE_BILLION, 100, max_5_0_tcyc_ns_x_100) + 10;
  1483. debug("cycle_3_0_clk=%lu\n", cycle_3_0_clk);
  1484. debug("cycle_4_0_clk=%lu\n", cycle_4_0_clk);
  1485. debug("cycle_5_0_clk=%lu\n", cycle_5_0_clk);
  1486. if (sdram_ddr1 == TRUE) { /* DDR1 */
  1487. if ((cas_2_0_available == TRUE) && (sdram_freq <= cycle_2_0_clk)) {
  1488. mmode |= SDRAM_MMODE_DCL_DDR1_2_0_CLK;
  1489. *selected_cas = DDR_CAS_2;
  1490. } else if ((cas_2_5_available == TRUE) && (sdram_freq <= cycle_2_5_clk)) {
  1491. mmode |= SDRAM_MMODE_DCL_DDR1_2_5_CLK;
  1492. *selected_cas = DDR_CAS_2_5;
  1493. } else if ((cas_3_0_available == TRUE) && (sdram_freq <= cycle_3_0_clk)) {
  1494. mmode |= SDRAM_MMODE_DCL_DDR1_3_0_CLK;
  1495. *selected_cas = DDR_CAS_3;
  1496. } else {
  1497. printf("ERROR: Cannot find a supported CAS latency with the installed DIMMs.\n");
  1498. printf("Only DIMMs DDR1 with CAS latencies of 2.0, 2.5, and 3.0 are supported.\n");
  1499. printf("Make sure the PLB speed is within the supported range of the DIMMs.\n\n");
  1500. spd_ddr_init_hang ();
  1501. }
  1502. } else { /* DDR2 */
  1503. debug("cas_3_0_available=%d\n", cas_3_0_available);
  1504. debug("cas_4_0_available=%d\n", cas_4_0_available);
  1505. debug("cas_5_0_available=%d\n", cas_5_0_available);
  1506. if ((cas_3_0_available == TRUE) && (sdram_freq <= cycle_3_0_clk)) {
  1507. mmode |= SDRAM_MMODE_DCL_DDR2_3_0_CLK;
  1508. *selected_cas = DDR_CAS_3;
  1509. } else if ((cas_4_0_available == TRUE) && (sdram_freq <= cycle_4_0_clk)) {
  1510. mmode |= SDRAM_MMODE_DCL_DDR2_4_0_CLK;
  1511. *selected_cas = DDR_CAS_4;
  1512. } else if ((cas_5_0_available == TRUE) && (sdram_freq <= cycle_5_0_clk)) {
  1513. mmode |= SDRAM_MMODE_DCL_DDR2_5_0_CLK;
  1514. *selected_cas = DDR_CAS_5;
  1515. } else {
  1516. printf("ERROR: Cannot find a supported CAS latency with the installed DIMMs.\n");
  1517. printf("Only DIMMs DDR2 with CAS latencies of 3.0, 4.0, and 5.0 are supported.\n");
  1518. printf("Make sure the PLB speed is within the supported range of the DIMMs.\n");
  1519. printf("cas3=%d cas4=%d cas5=%d\n",
  1520. cas_3_0_available, cas_4_0_available, cas_5_0_available);
  1521. printf("sdram_freq=%lu cycle3=%lu cycle4=%lu cycle5=%lu\n\n",
  1522. sdram_freq, cycle_3_0_clk, cycle_4_0_clk, cycle_5_0_clk);
  1523. spd_ddr_init_hang ();
  1524. }
  1525. }
  1526. if (sdram_ddr1 == TRUE)
  1527. mmode |= SDRAM_MMODE_WR_DDR1;
  1528. else {
  1529. /* loop through all the DIMM slots on the board */
  1530. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1531. /* If a dimm is installed in a particular slot ... */
  1532. if (dimm_populated[dimm_num] != SDRAM_NONE)
  1533. t_wr_ns = max(t_wr_ns,
  1534. spd_read(iic0_dimm_addr[dimm_num], 36) >> 2);
  1535. }
  1536. /*
  1537. * convert from nanoseconds to ddr clocks
  1538. * round up if necessary
  1539. */
  1540. t_wr_clk = MULDIV64(sdram_freq, t_wr_ns, ONE_BILLION);
  1541. ddr_check = MULDIV64(ONE_BILLION, t_wr_clk, t_wr_ns);
  1542. if (sdram_freq != ddr_check)
  1543. t_wr_clk++;
  1544. switch (t_wr_clk) {
  1545. case 0:
  1546. case 1:
  1547. case 2:
  1548. case 3:
  1549. mmode |= SDRAM_MMODE_WR_DDR2_3_CYC;
  1550. break;
  1551. case 4:
  1552. mmode |= SDRAM_MMODE_WR_DDR2_4_CYC;
  1553. break;
  1554. case 5:
  1555. mmode |= SDRAM_MMODE_WR_DDR2_5_CYC;
  1556. break;
  1557. default:
  1558. mmode |= SDRAM_MMODE_WR_DDR2_6_CYC;
  1559. break;
  1560. }
  1561. *write_recovery = t_wr_clk;
  1562. }
  1563. debug("CAS latency = %d\n", *selected_cas);
  1564. debug("Write recovery = %d\n", *write_recovery);
  1565. mtsdram(SDRAM_MMODE, mmode);
  1566. }
  1567. /*-----------------------------------------------------------------------------+
  1568. * program_rtr.
  1569. *-----------------------------------------------------------------------------*/
  1570. static void program_rtr(unsigned long *dimm_populated,
  1571. unsigned char *iic0_dimm_addr,
  1572. unsigned long num_dimm_banks)
  1573. {
  1574. PPC4xx_SYS_INFO board_cfg;
  1575. unsigned long max_refresh_rate;
  1576. unsigned long dimm_num;
  1577. unsigned long refresh_rate_type;
  1578. unsigned long refresh_rate;
  1579. unsigned long rint;
  1580. unsigned long sdram_freq;
  1581. unsigned long sdr_ddrpll;
  1582. unsigned long val;
  1583. /*------------------------------------------------------------------
  1584. * Get the board configuration info.
  1585. *-----------------------------------------------------------------*/
  1586. get_sys_info(&board_cfg);
  1587. /*------------------------------------------------------------------
  1588. * Set the SDRAM Refresh Timing Register, SDRAM_RTR
  1589. *-----------------------------------------------------------------*/
  1590. mfsdr(SDR0_DDR0, sdr_ddrpll);
  1591. sdram_freq = ((board_cfg.freqPLB) * SDR0_DDR0_DDRM_DECODE(sdr_ddrpll));
  1592. max_refresh_rate = 0;
  1593. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1594. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  1595. refresh_rate_type = spd_read(iic0_dimm_addr[dimm_num], 12);
  1596. refresh_rate_type &= 0x7F;
  1597. switch (refresh_rate_type) {
  1598. case 0:
  1599. refresh_rate = 15625;
  1600. break;
  1601. case 1:
  1602. refresh_rate = 3906;
  1603. break;
  1604. case 2:
  1605. refresh_rate = 7812;
  1606. break;
  1607. case 3:
  1608. refresh_rate = 31250;
  1609. break;
  1610. case 4:
  1611. refresh_rate = 62500;
  1612. break;
  1613. case 5:
  1614. refresh_rate = 125000;
  1615. break;
  1616. default:
  1617. refresh_rate = 0;
  1618. printf("ERROR: DIMM %d unsupported refresh rate/type.\n",
  1619. (unsigned int)dimm_num);
  1620. printf("Replace the DIMM module with a supported DIMM.\n\n");
  1621. spd_ddr_init_hang ();
  1622. break;
  1623. }
  1624. max_refresh_rate = max(max_refresh_rate, refresh_rate);
  1625. }
  1626. }
  1627. rint = MULDIV64(sdram_freq, max_refresh_rate, ONE_BILLION);
  1628. mfsdram(SDRAM_RTR, val);
  1629. mtsdram(SDRAM_RTR, (val & ~SDRAM_RTR_RINT_MASK) |
  1630. (SDRAM_RTR_RINT_ENCODE(rint)));
  1631. }
  1632. /*------------------------------------------------------------------
  1633. * This routine programs the SDRAM_TRx registers.
  1634. *-----------------------------------------------------------------*/
  1635. static void program_tr(unsigned long *dimm_populated,
  1636. unsigned char *iic0_dimm_addr,
  1637. unsigned long num_dimm_banks)
  1638. {
  1639. unsigned long dimm_num;
  1640. unsigned long sdram_ddr1;
  1641. unsigned long t_rp_ns;
  1642. unsigned long t_rcd_ns;
  1643. unsigned long t_rrd_ns;
  1644. unsigned long t_ras_ns;
  1645. unsigned long t_rc_ns;
  1646. unsigned long t_rfc_ns;
  1647. unsigned long t_wpc_ns;
  1648. unsigned long t_wtr_ns;
  1649. unsigned long t_rpc_ns;
  1650. unsigned long t_rp_clk;
  1651. unsigned long t_rcd_clk;
  1652. unsigned long t_rrd_clk;
  1653. unsigned long t_ras_clk;
  1654. unsigned long t_rc_clk;
  1655. unsigned long t_rfc_clk;
  1656. unsigned long t_wpc_clk;
  1657. unsigned long t_wtr_clk;
  1658. unsigned long t_rpc_clk;
  1659. unsigned long sdtr1, sdtr2, sdtr3;
  1660. unsigned long ddr_check;
  1661. unsigned long sdram_freq;
  1662. unsigned long sdr_ddrpll;
  1663. PPC4xx_SYS_INFO board_cfg;
  1664. /*------------------------------------------------------------------
  1665. * Get the board configuration info.
  1666. *-----------------------------------------------------------------*/
  1667. get_sys_info(&board_cfg);
  1668. mfsdr(SDR0_DDR0, sdr_ddrpll);
  1669. sdram_freq = ((board_cfg.freqPLB) * SDR0_DDR0_DDRM_DECODE(sdr_ddrpll));
  1670. /*------------------------------------------------------------------
  1671. * Handle the timing. We need to find the worst case timing of all
  1672. * the dimm modules installed.
  1673. *-----------------------------------------------------------------*/
  1674. t_rp_ns = 0;
  1675. t_rrd_ns = 0;
  1676. t_rcd_ns = 0;
  1677. t_ras_ns = 0;
  1678. t_rc_ns = 0;
  1679. t_rfc_ns = 0;
  1680. t_wpc_ns = 0;
  1681. t_wtr_ns = 0;
  1682. t_rpc_ns = 0;
  1683. sdram_ddr1 = TRUE;
  1684. /* loop through all the DIMM slots on the board */
  1685. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1686. /* If a dimm is installed in a particular slot ... */
  1687. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  1688. if (dimm_populated[dimm_num] == SDRAM_DDR2)
  1689. sdram_ddr1 = TRUE;
  1690. else
  1691. sdram_ddr1 = FALSE;
  1692. t_rcd_ns = max(t_rcd_ns, spd_read(iic0_dimm_addr[dimm_num], 29) >> 2);
  1693. t_rrd_ns = max(t_rrd_ns, spd_read(iic0_dimm_addr[dimm_num], 28) >> 2);
  1694. t_rp_ns = max(t_rp_ns, spd_read(iic0_dimm_addr[dimm_num], 27) >> 2);
  1695. t_ras_ns = max(t_ras_ns, spd_read(iic0_dimm_addr[dimm_num], 30));
  1696. t_rc_ns = max(t_rc_ns, spd_read(iic0_dimm_addr[dimm_num], 41));
  1697. t_rfc_ns = max(t_rfc_ns, spd_read(iic0_dimm_addr[dimm_num], 42));
  1698. }
  1699. }
  1700. /*------------------------------------------------------------------
  1701. * Set the SDRAM Timing Reg 1, SDRAM_TR1
  1702. *-----------------------------------------------------------------*/
  1703. mfsdram(SDRAM_SDTR1, sdtr1);
  1704. sdtr1 &= ~(SDRAM_SDTR1_LDOF_MASK | SDRAM_SDTR1_RTW_MASK |
  1705. SDRAM_SDTR1_WTWO_MASK | SDRAM_SDTR1_RTRO_MASK);
  1706. /* default values */
  1707. sdtr1 |= SDRAM_SDTR1_LDOF_2_CLK;
  1708. sdtr1 |= SDRAM_SDTR1_RTW_2_CLK;
  1709. /* normal operations */
  1710. sdtr1 |= SDRAM_SDTR1_WTWO_0_CLK;
  1711. sdtr1 |= SDRAM_SDTR1_RTRO_1_CLK;
  1712. mtsdram(SDRAM_SDTR1, sdtr1);
  1713. /*------------------------------------------------------------------
  1714. * Set the SDRAM Timing Reg 2, SDRAM_TR2
  1715. *-----------------------------------------------------------------*/
  1716. mfsdram(SDRAM_SDTR2, sdtr2);
  1717. sdtr2 &= ~(SDRAM_SDTR2_RCD_MASK | SDRAM_SDTR2_WTR_MASK |
  1718. SDRAM_SDTR2_XSNR_MASK | SDRAM_SDTR2_WPC_MASK |
  1719. SDRAM_SDTR2_RPC_MASK | SDRAM_SDTR2_RP_MASK |
  1720. SDRAM_SDTR2_RRD_MASK);
  1721. /*
  1722. * convert t_rcd from nanoseconds to ddr clocks
  1723. * round up if necessary
  1724. */
  1725. t_rcd_clk = MULDIV64(sdram_freq, t_rcd_ns, ONE_BILLION);
  1726. ddr_check = MULDIV64(ONE_BILLION, t_rcd_clk, t_rcd_ns);
  1727. if (sdram_freq != ddr_check)
  1728. t_rcd_clk++;
  1729. switch (t_rcd_clk) {
  1730. case 0:
  1731. case 1:
  1732. sdtr2 |= SDRAM_SDTR2_RCD_1_CLK;
  1733. break;
  1734. case 2:
  1735. sdtr2 |= SDRAM_SDTR2_RCD_2_CLK;
  1736. break;
  1737. case 3:
  1738. sdtr2 |= SDRAM_SDTR2_RCD_3_CLK;
  1739. break;
  1740. case 4:
  1741. sdtr2 |= SDRAM_SDTR2_RCD_4_CLK;
  1742. break;
  1743. default:
  1744. sdtr2 |= SDRAM_SDTR2_RCD_5_CLK;
  1745. break;
  1746. }
  1747. if (sdram_ddr1 == TRUE) { /* DDR1 */
  1748. if (sdram_freq < 200000000) {
  1749. sdtr2 |= SDRAM_SDTR2_WTR_1_CLK;
  1750. sdtr2 |= SDRAM_SDTR2_WPC_2_CLK;
  1751. sdtr2 |= SDRAM_SDTR2_RPC_2_CLK;
  1752. } else {
  1753. sdtr2 |= SDRAM_SDTR2_WTR_2_CLK;
  1754. sdtr2 |= SDRAM_SDTR2_WPC_3_CLK;
  1755. sdtr2 |= SDRAM_SDTR2_RPC_2_CLK;
  1756. }
  1757. } else { /* DDR2 */
  1758. /* loop through all the DIMM slots on the board */
  1759. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1760. /* If a dimm is installed in a particular slot ... */
  1761. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  1762. t_wpc_ns = max(t_wtr_ns, spd_read(iic0_dimm_addr[dimm_num], 36) >> 2);
  1763. t_wtr_ns = max(t_wtr_ns, spd_read(iic0_dimm_addr[dimm_num], 37) >> 2);
  1764. t_rpc_ns = max(t_rpc_ns, spd_read(iic0_dimm_addr[dimm_num], 38) >> 2);
  1765. }
  1766. }
  1767. /*
  1768. * convert from nanoseconds to ddr clocks
  1769. * round up if necessary
  1770. */
  1771. t_wpc_clk = MULDIV64(sdram_freq, t_wpc_ns, ONE_BILLION);
  1772. ddr_check = MULDIV64(ONE_BILLION, t_wpc_clk, t_wpc_ns);
  1773. if (sdram_freq != ddr_check)
  1774. t_wpc_clk++;
  1775. switch (t_wpc_clk) {
  1776. case 0:
  1777. case 1:
  1778. case 2:
  1779. sdtr2 |= SDRAM_SDTR2_WPC_2_CLK;
  1780. break;
  1781. case 3:
  1782. sdtr2 |= SDRAM_SDTR2_WPC_3_CLK;
  1783. break;
  1784. case 4:
  1785. sdtr2 |= SDRAM_SDTR2_WPC_4_CLK;
  1786. break;
  1787. case 5:
  1788. sdtr2 |= SDRAM_SDTR2_WPC_5_CLK;
  1789. break;
  1790. default:
  1791. sdtr2 |= SDRAM_SDTR2_WPC_6_CLK;
  1792. break;
  1793. }
  1794. /*
  1795. * convert from nanoseconds to ddr clocks
  1796. * round up if necessary
  1797. */
  1798. t_wtr_clk = MULDIV64(sdram_freq, t_wtr_ns, ONE_BILLION);
  1799. ddr_check = MULDIV64(ONE_BILLION, t_wtr_clk, t_wtr_ns);
  1800. if (sdram_freq != ddr_check)
  1801. t_wtr_clk++;
  1802. switch (t_wtr_clk) {
  1803. case 0:
  1804. case 1:
  1805. sdtr2 |= SDRAM_SDTR2_WTR_1_CLK;
  1806. break;
  1807. case 2:
  1808. sdtr2 |= SDRAM_SDTR2_WTR_2_CLK;
  1809. break;
  1810. case 3:
  1811. sdtr2 |= SDRAM_SDTR2_WTR_3_CLK;
  1812. break;
  1813. default:
  1814. sdtr2 |= SDRAM_SDTR2_WTR_4_CLK;
  1815. break;
  1816. }
  1817. /*
  1818. * convert from nanoseconds to ddr clocks
  1819. * round up if necessary
  1820. */
  1821. t_rpc_clk = MULDIV64(sdram_freq, t_rpc_ns, ONE_BILLION);
  1822. ddr_check = MULDIV64(ONE_BILLION, t_rpc_clk, t_rpc_ns);
  1823. if (sdram_freq != ddr_check)
  1824. t_rpc_clk++;
  1825. switch (t_rpc_clk) {
  1826. case 0:
  1827. case 1:
  1828. case 2:
  1829. sdtr2 |= SDRAM_SDTR2_RPC_2_CLK;
  1830. break;
  1831. case 3:
  1832. sdtr2 |= SDRAM_SDTR2_RPC_3_CLK;
  1833. break;
  1834. default:
  1835. sdtr2 |= SDRAM_SDTR2_RPC_4_CLK;
  1836. break;
  1837. }
  1838. }
  1839. /* default value */
  1840. sdtr2 |= SDRAM_SDTR2_XSNR_16_CLK;
  1841. /*
  1842. * convert t_rrd from nanoseconds to ddr clocks
  1843. * round up if necessary
  1844. */
  1845. t_rrd_clk = MULDIV64(sdram_freq, t_rrd_ns, ONE_BILLION);
  1846. ddr_check = MULDIV64(ONE_BILLION, t_rrd_clk, t_rrd_ns);
  1847. if (sdram_freq != ddr_check)
  1848. t_rrd_clk++;
  1849. if (t_rrd_clk == 3)
  1850. sdtr2 |= SDRAM_SDTR2_RRD_3_CLK;
  1851. else
  1852. sdtr2 |= SDRAM_SDTR2_RRD_2_CLK;
  1853. /*
  1854. * convert t_rp from nanoseconds to ddr clocks
  1855. * round up if necessary
  1856. */
  1857. t_rp_clk = MULDIV64(sdram_freq, t_rp_ns, ONE_BILLION);
  1858. ddr_check = MULDIV64(ONE_BILLION, t_rp_clk, t_rp_ns);
  1859. if (sdram_freq != ddr_check)
  1860. t_rp_clk++;
  1861. switch (t_rp_clk) {
  1862. case 0:
  1863. case 1:
  1864. case 2:
  1865. case 3:
  1866. sdtr2 |= SDRAM_SDTR2_RP_3_CLK;
  1867. break;
  1868. case 4:
  1869. sdtr2 |= SDRAM_SDTR2_RP_4_CLK;
  1870. break;
  1871. case 5:
  1872. sdtr2 |= SDRAM_SDTR2_RP_5_CLK;
  1873. break;
  1874. case 6:
  1875. sdtr2 |= SDRAM_SDTR2_RP_6_CLK;
  1876. break;
  1877. default:
  1878. sdtr2 |= SDRAM_SDTR2_RP_7_CLK;
  1879. break;
  1880. }
  1881. mtsdram(SDRAM_SDTR2, sdtr2);
  1882. /*------------------------------------------------------------------
  1883. * Set the SDRAM Timing Reg 3, SDRAM_TR3
  1884. *-----------------------------------------------------------------*/
  1885. mfsdram(SDRAM_SDTR3, sdtr3);
  1886. sdtr3 &= ~(SDRAM_SDTR3_RAS_MASK | SDRAM_SDTR3_RC_MASK |
  1887. SDRAM_SDTR3_XCS_MASK | SDRAM_SDTR3_RFC_MASK);
  1888. /*
  1889. * convert t_ras from nanoseconds to ddr clocks
  1890. * round up if necessary
  1891. */
  1892. t_ras_clk = MULDIV64(sdram_freq, t_ras_ns, ONE_BILLION);
  1893. ddr_check = MULDIV64(ONE_BILLION, t_ras_clk, t_ras_ns);
  1894. if (sdram_freq != ddr_check)
  1895. t_ras_clk++;
  1896. sdtr3 |= SDRAM_SDTR3_RAS_ENCODE(t_ras_clk);
  1897. /*
  1898. * convert t_rc from nanoseconds to ddr clocks
  1899. * round up if necessary
  1900. */
  1901. t_rc_clk = MULDIV64(sdram_freq, t_rc_ns, ONE_BILLION);
  1902. ddr_check = MULDIV64(ONE_BILLION, t_rc_clk, t_rc_ns);
  1903. if (sdram_freq != ddr_check)
  1904. t_rc_clk++;
  1905. sdtr3 |= SDRAM_SDTR3_RC_ENCODE(t_rc_clk);
  1906. /* default xcs value */
  1907. sdtr3 |= SDRAM_SDTR3_XCS;
  1908. /*
  1909. * convert t_rfc from nanoseconds to ddr clocks
  1910. * round up if necessary
  1911. */
  1912. t_rfc_clk = MULDIV64(sdram_freq, t_rfc_ns, ONE_BILLION);
  1913. ddr_check = MULDIV64(ONE_BILLION, t_rfc_clk, t_rfc_ns);
  1914. if (sdram_freq != ddr_check)
  1915. t_rfc_clk++;
  1916. sdtr3 |= SDRAM_SDTR3_RFC_ENCODE(t_rfc_clk);
  1917. mtsdram(SDRAM_SDTR3, sdtr3);
  1918. }
  1919. /*-----------------------------------------------------------------------------+
  1920. * program_bxcf.
  1921. *-----------------------------------------------------------------------------*/
  1922. static void program_bxcf(unsigned long *dimm_populated,
  1923. unsigned char *iic0_dimm_addr,
  1924. unsigned long num_dimm_banks)
  1925. {
  1926. unsigned long dimm_num;
  1927. unsigned long num_col_addr;
  1928. unsigned long num_ranks;
  1929. unsigned long num_banks;
  1930. unsigned long mode;
  1931. unsigned long ind_rank;
  1932. unsigned long ind;
  1933. unsigned long ind_bank;
  1934. unsigned long bank_0_populated;
  1935. /*------------------------------------------------------------------
  1936. * Set the BxCF regs. First, wipe out the bank config registers.
  1937. *-----------------------------------------------------------------*/
  1938. mtsdram(SDRAM_MB0CF, 0x00000000);
  1939. mtsdram(SDRAM_MB1CF, 0x00000000);
  1940. mtsdram(SDRAM_MB2CF, 0x00000000);
  1941. mtsdram(SDRAM_MB3CF, 0x00000000);
  1942. mode = SDRAM_BXCF_M_BE_ENABLE;
  1943. bank_0_populated = 0;
  1944. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1945. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  1946. num_col_addr = spd_read(iic0_dimm_addr[dimm_num], 4);
  1947. num_ranks = spd_read(iic0_dimm_addr[dimm_num], 5);
  1948. if ((spd_read(iic0_dimm_addr[dimm_num], 2)) == 0x08)
  1949. num_ranks = (num_ranks & 0x0F) +1;
  1950. else
  1951. num_ranks = num_ranks & 0x0F;
  1952. num_banks = spd_read(iic0_dimm_addr[dimm_num], 17);
  1953. for (ind_bank = 0; ind_bank < 2; ind_bank++) {
  1954. if (num_banks == 4)
  1955. ind = 0;
  1956. else
  1957. ind = 5 << 8;
  1958. switch (num_col_addr) {
  1959. case 0x08:
  1960. mode |= (SDRAM_BXCF_M_AM_0 + ind);
  1961. break;
  1962. case 0x09:
  1963. mode |= (SDRAM_BXCF_M_AM_1 + ind);
  1964. break;
  1965. case 0x0A:
  1966. mode |= (SDRAM_BXCF_M_AM_2 + ind);
  1967. break;
  1968. case 0x0B:
  1969. mode |= (SDRAM_BXCF_M_AM_3 + ind);
  1970. break;
  1971. case 0x0C:
  1972. mode |= (SDRAM_BXCF_M_AM_4 + ind);
  1973. break;
  1974. default:
  1975. printf("DDR-SDRAM: DIMM %d BxCF configuration.\n",
  1976. (unsigned int)dimm_num);
  1977. printf("ERROR: Unsupported value for number of "
  1978. "column addresses: %d.\n", (unsigned int)num_col_addr);
  1979. printf("Replace the DIMM module with a supported DIMM.\n\n");
  1980. spd_ddr_init_hang ();
  1981. }
  1982. }
  1983. if ((dimm_populated[dimm_num] != SDRAM_NONE)&& (dimm_num ==1))
  1984. bank_0_populated = 1;
  1985. for (ind_rank = 0; ind_rank < num_ranks; ind_rank++) {
  1986. mtsdram(SDRAM_MB0CF +
  1987. ((dimm_num + bank_0_populated + ind_rank) << 2),
  1988. mode);
  1989. }
  1990. }
  1991. }
  1992. }
  1993. /*------------------------------------------------------------------
  1994. * program memory queue.
  1995. *-----------------------------------------------------------------*/
  1996. static void program_memory_queue(unsigned long *dimm_populated,
  1997. unsigned char *iic0_dimm_addr,
  1998. unsigned long num_dimm_banks)
  1999. {
  2000. unsigned long dimm_num;
  2001. phys_size_t rank_base_addr;
  2002. unsigned long rank_reg;
  2003. phys_size_t rank_size_bytes;
  2004. unsigned long rank_size_id;
  2005. unsigned long num_ranks;
  2006. unsigned long baseadd_size;
  2007. unsigned long i;
  2008. unsigned long bank_0_populated = 0;
  2009. phys_size_t total_size = 0;
  2010. /*------------------------------------------------------------------
  2011. * Reset the rank_base_address.
  2012. *-----------------------------------------------------------------*/
  2013. rank_reg = SDRAM_R0BAS;
  2014. rank_base_addr = 0x00000000;
  2015. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  2016. if (dimm_populated[dimm_num] != SDRAM_NONE) {
  2017. num_ranks = spd_read(iic0_dimm_addr[dimm_num], 5);
  2018. if ((spd_read(iic0_dimm_addr[dimm_num], 2)) == 0x08)
  2019. num_ranks = (num_ranks & 0x0F) + 1;
  2020. else
  2021. num_ranks = num_ranks & 0x0F;
  2022. rank_size_id = spd_read(iic0_dimm_addr[dimm_num], 31);
  2023. /*------------------------------------------------------------------
  2024. * Set the sizes
  2025. *-----------------------------------------------------------------*/
  2026. baseadd_size = 0;
  2027. switch (rank_size_id) {
  2028. case 0x01:
  2029. baseadd_size |= SDRAM_RXBAS_SDSZ_1024;
  2030. total_size = 1024;
  2031. break;
  2032. case 0x02:
  2033. baseadd_size |= SDRAM_RXBAS_SDSZ_2048;
  2034. total_size = 2048;
  2035. break;
  2036. case 0x04:
  2037. baseadd_size |= SDRAM_RXBAS_SDSZ_4096;
  2038. total_size = 4096;
  2039. break;
  2040. case 0x08:
  2041. baseadd_size |= SDRAM_RXBAS_SDSZ_32;
  2042. total_size = 32;
  2043. break;
  2044. case 0x10:
  2045. baseadd_size |= SDRAM_RXBAS_SDSZ_64;
  2046. total_size = 64;
  2047. break;
  2048. case 0x20:
  2049. baseadd_size |= SDRAM_RXBAS_SDSZ_128;
  2050. total_size = 128;
  2051. break;
  2052. case 0x40:
  2053. baseadd_size |= SDRAM_RXBAS_SDSZ_256;
  2054. total_size = 256;
  2055. break;
  2056. case 0x80:
  2057. baseadd_size |= SDRAM_RXBAS_SDSZ_512;
  2058. total_size = 512;
  2059. break;
  2060. default:
  2061. printf("DDR-SDRAM: DIMM %d memory queue configuration.\n",
  2062. (unsigned int)dimm_num);
  2063. printf("ERROR: Unsupported value for the banksize: %d.\n",
  2064. (unsigned int)rank_size_id);
  2065. printf("Replace the DIMM module with a supported DIMM.\n\n");
  2066. spd_ddr_init_hang ();
  2067. }
  2068. rank_size_bytes = total_size << 20;
  2069. if ((dimm_populated[dimm_num] != SDRAM_NONE) && (dimm_num == 1))
  2070. bank_0_populated = 1;
  2071. for (i = 0; i < num_ranks; i++) {
  2072. mtdcr_any(rank_reg+i+dimm_num+bank_0_populated,
  2073. (SDRAM_RXBAS_SDBA_ENCODE(rank_base_addr) |
  2074. baseadd_size));
  2075. rank_base_addr += rank_size_bytes;
  2076. }
  2077. }
  2078. }
  2079. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  2080. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  2081. defined(CONFIG_460SX)
  2082. /*
  2083. * Enable high bandwidth access
  2084. * This is currently not used, but with this setup
  2085. * it is possible to use it later on in e.g. the Linux
  2086. * EMAC driver for performance gain.
  2087. */
  2088. mtdcr(SDRAM_PLBADDULL, 0x00000000); /* MQ0_BAUL */
  2089. mtdcr(SDRAM_PLBADDUHB, 0x00000008); /* MQ0_BAUH */
  2090. /*
  2091. * Set optimal value for Memory Queue HB/LL Configuration registers
  2092. */
  2093. mtdcr(SDRAM_CONF1HB, (mfdcr(SDRAM_CONF1HB) & ~SDRAM_CONF1HB_MASK) |
  2094. SDRAM_CONF1HB_AAFR | SDRAM_CONF1HB_RPEN | SDRAM_CONF1HB_RFTE |
  2095. SDRAM_CONF1HB_RPLM | SDRAM_CONF1HB_WRCL);
  2096. mtdcr(SDRAM_CONF1LL, (mfdcr(SDRAM_CONF1LL) & ~SDRAM_CONF1LL_MASK) |
  2097. SDRAM_CONF1LL_AAFR | SDRAM_CONF1LL_RPEN | SDRAM_CONF1LL_RFTE |
  2098. SDRAM_CONF1LL_RPLM);
  2099. mtdcr(SDRAM_CONFPATHB, mfdcr(SDRAM_CONFPATHB) | SDRAM_CONFPATHB_TPEN);
  2100. #endif
  2101. }
  2102. #ifdef CONFIG_DDR_ECC
  2103. /*-----------------------------------------------------------------------------+
  2104. * program_ecc.
  2105. *-----------------------------------------------------------------------------*/
  2106. static void program_ecc(unsigned long *dimm_populated,
  2107. unsigned char *iic0_dimm_addr,
  2108. unsigned long num_dimm_banks,
  2109. unsigned long tlb_word2_i_value)
  2110. {
  2111. unsigned long dimm_num;
  2112. unsigned long ecc;
  2113. ecc = 0;
  2114. /* loop through all the DIMM slots on the board */
  2115. for (dimm_num = 0; dimm_num < MAXDIMMS; dimm_num++) {
  2116. /* If a dimm is installed in a particular slot ... */
  2117. if (dimm_populated[dimm_num] != SDRAM_NONE)
  2118. ecc = max(ecc, spd_read(iic0_dimm_addr[dimm_num], 11));
  2119. }
  2120. if (ecc == 0)
  2121. return;
  2122. do_program_ecc(tlb_word2_i_value);
  2123. }
  2124. #endif
  2125. #if !defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION)
  2126. /*-----------------------------------------------------------------------------+
  2127. * program_DQS_calibration.
  2128. *-----------------------------------------------------------------------------*/
  2129. static void program_DQS_calibration(unsigned long *dimm_populated,
  2130. unsigned char *iic0_dimm_addr,
  2131. unsigned long num_dimm_banks)
  2132. {
  2133. unsigned long val;
  2134. #ifdef HARD_CODED_DQS /* calibration test with hardvalues */
  2135. mtsdram(SDRAM_RQDC, 0x80000037);
  2136. mtsdram(SDRAM_RDCC, 0x40000000);
  2137. mtsdram(SDRAM_RFDC, 0x000001DF);
  2138. test();
  2139. #else
  2140. /*------------------------------------------------------------------
  2141. * Program RDCC register
  2142. * Read sample cycle auto-update enable
  2143. *-----------------------------------------------------------------*/
  2144. mfsdram(SDRAM_RDCC, val);
  2145. mtsdram(SDRAM_RDCC,
  2146. (val & ~(SDRAM_RDCC_RDSS_MASK | SDRAM_RDCC_RSAE_MASK))
  2147. | SDRAM_RDCC_RSAE_ENABLE);
  2148. /*------------------------------------------------------------------
  2149. * Program RQDC register
  2150. * Internal DQS delay mechanism enable
  2151. *-----------------------------------------------------------------*/
  2152. mtsdram(SDRAM_RQDC, (SDRAM_RQDC_RQDE_ENABLE|SDRAM_RQDC_RQFD_ENCODE(0x38)));
  2153. /*------------------------------------------------------------------
  2154. * Program RFDC register
  2155. * Set Feedback Fractional Oversample
  2156. * Auto-detect read sample cycle enable
  2157. * Set RFOS to 1/4 of memclk cycle (0x3f)
  2158. *-----------------------------------------------------------------*/
  2159. mfsdram(SDRAM_RFDC, val);
  2160. mtsdram(SDRAM_RFDC,
  2161. (val & ~(SDRAM_RFDC_ARSE_MASK | SDRAM_RFDC_RFOS_MASK |
  2162. SDRAM_RFDC_RFFD_MASK))
  2163. | (SDRAM_RFDC_ARSE_ENABLE | SDRAM_RFDC_RFOS_ENCODE(0x3f) |
  2164. SDRAM_RFDC_RFFD_ENCODE(0)));
  2165. DQS_calibration_process();
  2166. #endif
  2167. }
  2168. static int short_mem_test(void)
  2169. {
  2170. u32 *membase;
  2171. u32 bxcr_num;
  2172. u32 bxcf;
  2173. int i;
  2174. int j;
  2175. phys_size_t base_addr;
  2176. u32 test[NUMMEMTESTS][NUMMEMWORDS] = {
  2177. {0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
  2178. 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF},
  2179. {0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
  2180. 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000},
  2181. {0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
  2182. 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555},
  2183. {0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
  2184. 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA},
  2185. {0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
  2186. 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A},
  2187. {0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
  2188. 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5},
  2189. {0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
  2190. 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA},
  2191. {0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55,
  2192. 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55} };
  2193. int l;
  2194. for (bxcr_num = 0; bxcr_num < MAXBXCF; bxcr_num++) {
  2195. mfsdram(SDRAM_MB0CF + (bxcr_num << 2), bxcf);
  2196. /* Banks enabled */
  2197. if ((bxcf & SDRAM_BXCF_M_BE_MASK) == SDRAM_BXCF_M_BE_ENABLE) {
  2198. /* Bank is enabled */
  2199. /*
  2200. * Only run test on accessable memory (below 2GB)
  2201. */
  2202. base_addr = SDRAM_RXBAS_SDBA_DECODE(mfdcr_any(SDRAM_R0BAS+bxcr_num));
  2203. if (base_addr >= CONFIG_MAX_MEM_MAPPED)
  2204. continue;
  2205. /*------------------------------------------------------------------
  2206. * Run the short memory test.
  2207. *-----------------------------------------------------------------*/
  2208. membase = (u32 *)(u32)base_addr;
  2209. for (i = 0; i < NUMMEMTESTS; i++) {
  2210. for (j = 0; j < NUMMEMWORDS; j++) {
  2211. membase[j] = test[i][j];
  2212. ppcDcbf((u32)&(membase[j]));
  2213. }
  2214. sync();
  2215. for (l=0; l<NUMLOOPS; l++) {
  2216. for (j = 0; j < NUMMEMWORDS; j++) {
  2217. if (membase[j] != test[i][j]) {
  2218. ppcDcbf((u32)&(membase[j]));
  2219. return 0;
  2220. }
  2221. ppcDcbf((u32)&(membase[j]));
  2222. }
  2223. sync();
  2224. }
  2225. }
  2226. } /* if bank enabled */
  2227. } /* for bxcf_num */
  2228. return 1;
  2229. }
  2230. #ifndef HARD_CODED_DQS
  2231. /*-----------------------------------------------------------------------------+
  2232. * DQS_calibration_process.
  2233. *-----------------------------------------------------------------------------*/
  2234. static void DQS_calibration_process(void)
  2235. {
  2236. unsigned long rfdc_reg;
  2237. unsigned long rffd;
  2238. unsigned long val;
  2239. long rffd_average;
  2240. long max_start;
  2241. unsigned long dlycal;
  2242. unsigned long dly_val;
  2243. unsigned long max_pass_length;
  2244. unsigned long current_pass_length;
  2245. unsigned long current_fail_length;
  2246. unsigned long current_start;
  2247. long max_end;
  2248. unsigned char fail_found;
  2249. unsigned char pass_found;
  2250. #if !defined(CONFIG_DDR_RQDC_FIXED)
  2251. int window_found;
  2252. u32 rqdc_reg;
  2253. u32 rqfd;
  2254. u32 rqfd_start;
  2255. u32 rqfd_average;
  2256. int loopi = 0;
  2257. char str[] = "Auto calibration -";
  2258. char slash[] = "\\|/-\\|/-";
  2259. /*------------------------------------------------------------------
  2260. * Test to determine the best read clock delay tuning bits.
  2261. *
  2262. * Before the DDR controller can be used, the read clock delay needs to be
  2263. * set. This is SDRAM_RQDC[RQFD] and SDRAM_RFDC[RFFD].
  2264. * This value cannot be hardcoded into the program because it changes
  2265. * depending on the board's setup and environment.
  2266. * To do this, all delay values are tested to see if they
  2267. * work or not. By doing this, you get groups of fails with groups of
  2268. * passing values. The idea is to find the start and end of a passing
  2269. * window and take the center of it to use as the read clock delay.
  2270. *
  2271. * A failure has to be seen first so that when we hit a pass, we know
  2272. * that it is truely the start of the window. If we get passing values
  2273. * to start off with, we don't know if we are at the start of the window.
  2274. *
  2275. * The code assumes that a failure will always be found.
  2276. * If a failure is not found, there is no easy way to get the middle
  2277. * of the passing window. I guess we can pretty much pick any value
  2278. * but some values will be better than others. Since the lowest speed
  2279. * we can clock the DDR interface at is 200 MHz (2x 100 MHz PLB speed),
  2280. * from experimentation it is safe to say you will always have a failure.
  2281. *-----------------------------------------------------------------*/
  2282. /* first fix RQDC[RQFD] to an average of 80 degre phase shift to find RFDC[RFFD] */
  2283. rqfd_start = 64; /* test-only: don't know if this is the _best_ start value */
  2284. puts(str);
  2285. calibration_loop:
  2286. mfsdram(SDRAM_RQDC, rqdc_reg);
  2287. mtsdram(SDRAM_RQDC, (rqdc_reg & ~SDRAM_RQDC_RQFD_MASK) |
  2288. SDRAM_RQDC_RQFD_ENCODE(rqfd_start));
  2289. #else /* CONFIG_DDR_RQDC_FIXED */
  2290. /*
  2291. * On Katmai the complete auto-calibration somehow doesn't seem to
  2292. * produce the best results, meaning optimal values for RQFD/RFFD.
  2293. * This was discovered by GDA using a high bandwidth scope,
  2294. * analyzing the DDR2 signals. GDA provided a fixed value for RQFD,
  2295. * so now on Katmai "only" RFFD is auto-calibrated.
  2296. */
  2297. mtsdram(SDRAM_RQDC, CONFIG_DDR_RQDC_FIXED);
  2298. #endif /* CONFIG_DDR_RQDC_FIXED */
  2299. max_start = 0;
  2300. max_pass_length = 0;
  2301. max_start = 0;
  2302. max_end = 0;
  2303. current_pass_length = 0;
  2304. current_fail_length = 0;
  2305. current_start = 0;
  2306. fail_found = FALSE;
  2307. pass_found = FALSE;
  2308. /*
  2309. * get the delay line calibration register value
  2310. */
  2311. mfsdram(SDRAM_DLCR, dlycal);
  2312. dly_val = SDRAM_DLYCAL_DLCV_DECODE(dlycal) << 2;
  2313. for (rffd = 0; rffd <= SDRAM_RFDC_RFFD_MAX; rffd++) {
  2314. mfsdram(SDRAM_RFDC, rfdc_reg);
  2315. rfdc_reg &= ~(SDRAM_RFDC_RFFD_MASK);
  2316. /*------------------------------------------------------------------
  2317. * Set the timing reg for the test.
  2318. *-----------------------------------------------------------------*/
  2319. mtsdram(SDRAM_RFDC, rfdc_reg | SDRAM_RFDC_RFFD_ENCODE(rffd));
  2320. /*------------------------------------------------------------------
  2321. * See if the rffd value passed.
  2322. *-----------------------------------------------------------------*/
  2323. if (short_mem_test()) {
  2324. if (fail_found == TRUE) {
  2325. pass_found = TRUE;
  2326. if (current_pass_length == 0)
  2327. current_start = rffd;
  2328. current_fail_length = 0;
  2329. current_pass_length++;
  2330. if (current_pass_length > max_pass_length) {
  2331. max_pass_length = current_pass_length;
  2332. max_start = current_start;
  2333. max_end = rffd;
  2334. }
  2335. }
  2336. } else {
  2337. current_pass_length = 0;
  2338. current_fail_length++;
  2339. if (current_fail_length >= (dly_val >> 2)) {
  2340. if (fail_found == FALSE) {
  2341. fail_found = TRUE;
  2342. } else if (pass_found == TRUE) {
  2343. break;
  2344. }
  2345. }
  2346. }
  2347. } /* for rffd */
  2348. /*------------------------------------------------------------------
  2349. * Set the average RFFD value
  2350. *-----------------------------------------------------------------*/
  2351. rffd_average = ((max_start + max_end) >> 1);
  2352. if (rffd_average < 0)
  2353. rffd_average = 0;
  2354. if (rffd_average > SDRAM_RFDC_RFFD_MAX)
  2355. rffd_average = SDRAM_RFDC_RFFD_MAX;
  2356. /* now fix RFDC[RFFD] found and find RQDC[RQFD] */
  2357. mtsdram(SDRAM_RFDC, rfdc_reg | SDRAM_RFDC_RFFD_ENCODE(rffd_average));
  2358. #if !defined(CONFIG_DDR_RQDC_FIXED)
  2359. max_pass_length = 0;
  2360. max_start = 0;
  2361. max_end = 0;
  2362. current_pass_length = 0;
  2363. current_fail_length = 0;
  2364. current_start = 0;
  2365. window_found = FALSE;
  2366. fail_found = FALSE;
  2367. pass_found = FALSE;
  2368. for (rqfd = 0; rqfd <= SDRAM_RQDC_RQFD_MAX; rqfd++) {
  2369. mfsdram(SDRAM_RQDC, rqdc_reg);
  2370. rqdc_reg &= ~(SDRAM_RQDC_RQFD_MASK);
  2371. /*------------------------------------------------------------------
  2372. * Set the timing reg for the test.
  2373. *-----------------------------------------------------------------*/
  2374. mtsdram(SDRAM_RQDC, rqdc_reg | SDRAM_RQDC_RQFD_ENCODE(rqfd));
  2375. /*------------------------------------------------------------------
  2376. * See if the rffd value passed.
  2377. *-----------------------------------------------------------------*/
  2378. if (short_mem_test()) {
  2379. if (fail_found == TRUE) {
  2380. pass_found = TRUE;
  2381. if (current_pass_length == 0)
  2382. current_start = rqfd;
  2383. current_fail_length = 0;
  2384. current_pass_length++;
  2385. if (current_pass_length > max_pass_length) {
  2386. max_pass_length = current_pass_length;
  2387. max_start = current_start;
  2388. max_end = rqfd;
  2389. }
  2390. }
  2391. } else {
  2392. current_pass_length = 0;
  2393. current_fail_length++;
  2394. if (fail_found == FALSE) {
  2395. fail_found = TRUE;
  2396. } else if (pass_found == TRUE) {
  2397. window_found = TRUE;
  2398. break;
  2399. }
  2400. }
  2401. }
  2402. rqfd_average = ((max_start + max_end) >> 1);
  2403. /*------------------------------------------------------------------
  2404. * Make sure we found the valid read passing window. Halt if not
  2405. *-----------------------------------------------------------------*/
  2406. if (window_found == FALSE) {
  2407. if (rqfd_start < SDRAM_RQDC_RQFD_MAX) {
  2408. putc('\b');
  2409. putc(slash[loopi++ % 8]);
  2410. /* try again from with a different RQFD start value */
  2411. rqfd_start++;
  2412. goto calibration_loop;
  2413. }
  2414. printf("\nERROR: Cannot determine a common read delay for the "
  2415. "DIMM(s) installed.\n");
  2416. debug("%s[%d] ERROR : \n", __FUNCTION__,__LINE__);
  2417. ppc4xx_ibm_ddr2_register_dump();
  2418. spd_ddr_init_hang ();
  2419. }
  2420. if (rqfd_average < 0)
  2421. rqfd_average = 0;
  2422. if (rqfd_average > SDRAM_RQDC_RQFD_MAX)
  2423. rqfd_average = SDRAM_RQDC_RQFD_MAX;
  2424. mtsdram(SDRAM_RQDC,
  2425. (rqdc_reg & ~SDRAM_RQDC_RQFD_MASK) |
  2426. SDRAM_RQDC_RQFD_ENCODE(rqfd_average));
  2427. blank_string(strlen(str));
  2428. #endif /* CONFIG_DDR_RQDC_FIXED */
  2429. mfsdram(SDRAM_DLCR, val);
  2430. debug("%s[%d] DLCR: 0x%08lX\n", __FUNCTION__, __LINE__, val);
  2431. mfsdram(SDRAM_RQDC, val);
  2432. debug("%s[%d] RQDC: 0x%08lX\n", __FUNCTION__, __LINE__, val);
  2433. mfsdram(SDRAM_RFDC, val);
  2434. debug("%s[%d] RFDC: 0x%08lX\n", __FUNCTION__, __LINE__, val);
  2435. mfsdram(SDRAM_RDCC, val);
  2436. debug("%s[%d] RDCC: 0x%08lX\n", __FUNCTION__, __LINE__, val);
  2437. }
  2438. #else /* calibration test with hardvalues */
  2439. /*-----------------------------------------------------------------------------+
  2440. * DQS_calibration_process.
  2441. *-----------------------------------------------------------------------------*/
  2442. static void test(void)
  2443. {
  2444. unsigned long dimm_num;
  2445. unsigned long ecc_temp;
  2446. unsigned long i, j;
  2447. unsigned long *membase;
  2448. unsigned long bxcf[MAXRANKS];
  2449. unsigned long val;
  2450. char window_found;
  2451. char begin_found[MAXDIMMS];
  2452. char end_found[MAXDIMMS];
  2453. char search_end[MAXDIMMS];
  2454. unsigned long test[NUMMEMTESTS][NUMMEMWORDS] = {
  2455. {0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
  2456. 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF},
  2457. {0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
  2458. 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000},
  2459. {0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
  2460. 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555},
  2461. {0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
  2462. 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA},
  2463. {0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
  2464. 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A},
  2465. {0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
  2466. 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5},
  2467. {0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
  2468. 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA},
  2469. {0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55,
  2470. 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55} };
  2471. /*------------------------------------------------------------------
  2472. * Test to determine the best read clock delay tuning bits.
  2473. *
  2474. * Before the DDR controller can be used, the read clock delay needs to be
  2475. * set. This is SDRAM_RQDC[RQFD] and SDRAM_RFDC[RFFD].
  2476. * This value cannot be hardcoded into the program because it changes
  2477. * depending on the board's setup and environment.
  2478. * To do this, all delay values are tested to see if they
  2479. * work or not. By doing this, you get groups of fails with groups of
  2480. * passing values. The idea is to find the start and end of a passing
  2481. * window and take the center of it to use as the read clock delay.
  2482. *
  2483. * A failure has to be seen first so that when we hit a pass, we know
  2484. * that it is truely the start of the window. If we get passing values
  2485. * to start off with, we don't know if we are at the start of the window.
  2486. *
  2487. * The code assumes that a failure will always be found.
  2488. * If a failure is not found, there is no easy way to get the middle
  2489. * of the passing window. I guess we can pretty much pick any value
  2490. * but some values will be better than others. Since the lowest speed
  2491. * we can clock the DDR interface at is 200 MHz (2x 100 MHz PLB speed),
  2492. * from experimentation it is safe to say you will always have a failure.
  2493. *-----------------------------------------------------------------*/
  2494. mfsdram(SDRAM_MCOPT1, ecc_temp);
  2495. ecc_temp &= SDRAM_MCOPT1_MCHK_MASK;
  2496. mfsdram(SDRAM_MCOPT1, val);
  2497. mtsdram(SDRAM_MCOPT1, (val & ~SDRAM_MCOPT1_MCHK_MASK) |
  2498. SDRAM_MCOPT1_MCHK_NON);
  2499. window_found = FALSE;
  2500. begin_found[0] = FALSE;
  2501. end_found[0] = FALSE;
  2502. search_end[0] = FALSE;
  2503. begin_found[1] = FALSE;
  2504. end_found[1] = FALSE;
  2505. search_end[1] = FALSE;
  2506. for (dimm_num = 0; dimm_num < MAXDIMMS; dimm_num++) {
  2507. mfsdram(SDRAM_MB0CF + (bxcr_num << 2), bxcf[bxcr_num]);
  2508. /* Banks enabled */
  2509. if ((bxcf[dimm_num] & SDRAM_BXCF_M_BE_MASK) == SDRAM_BXCF_M_BE_ENABLE) {
  2510. /* Bank is enabled */
  2511. membase =
  2512. (unsigned long*)(SDRAM_RXBAS_SDBA_DECODE(mfdcr_any(SDRAM_R0BAS+dimm_num)));
  2513. /*------------------------------------------------------------------
  2514. * Run the short memory test.
  2515. *-----------------------------------------------------------------*/
  2516. for (i = 0; i < NUMMEMTESTS; i++) {
  2517. for (j = 0; j < NUMMEMWORDS; j++) {
  2518. membase[j] = test[i][j];
  2519. ppcDcbf((u32)&(membase[j]));
  2520. }
  2521. sync();
  2522. for (j = 0; j < NUMMEMWORDS; j++) {
  2523. if (membase[j] != test[i][j]) {
  2524. ppcDcbf((u32)&(membase[j]));
  2525. break;
  2526. }
  2527. ppcDcbf((u32)&(membase[j]));
  2528. }
  2529. sync();
  2530. if (j < NUMMEMWORDS)
  2531. break;
  2532. }
  2533. /*------------------------------------------------------------------
  2534. * See if the rffd value passed.
  2535. *-----------------------------------------------------------------*/
  2536. if (i < NUMMEMTESTS) {
  2537. if ((end_found[dimm_num] == FALSE) &&
  2538. (search_end[dimm_num] == TRUE)) {
  2539. end_found[dimm_num] = TRUE;
  2540. }
  2541. if ((end_found[0] == TRUE) &&
  2542. (end_found[1] == TRUE))
  2543. break;
  2544. } else {
  2545. if (begin_found[dimm_num] == FALSE) {
  2546. begin_found[dimm_num] = TRUE;
  2547. search_end[dimm_num] = TRUE;
  2548. }
  2549. }
  2550. } else {
  2551. begin_found[dimm_num] = TRUE;
  2552. end_found[dimm_num] = TRUE;
  2553. }
  2554. }
  2555. if ((begin_found[0] == TRUE) && (begin_found[1] == TRUE))
  2556. window_found = TRUE;
  2557. /*------------------------------------------------------------------
  2558. * Make sure we found the valid read passing window. Halt if not
  2559. *-----------------------------------------------------------------*/
  2560. if (window_found == FALSE) {
  2561. printf("ERROR: Cannot determine a common read delay for the "
  2562. "DIMM(s) installed.\n");
  2563. spd_ddr_init_hang ();
  2564. }
  2565. /*------------------------------------------------------------------
  2566. * Restore the ECC variable to what it originally was
  2567. *-----------------------------------------------------------------*/
  2568. mtsdram(SDRAM_MCOPT1,
  2569. (ppcMfdcr_sdram(SDRAM_MCOPT1) & ~SDRAM_MCOPT1_MCHK_MASK)
  2570. | ecc_temp);
  2571. }
  2572. #endif /* !HARD_CODED_DQS */
  2573. #endif /* !defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION) */
  2574. #else /* CONFIG_SPD_EEPROM */
  2575. /*-----------------------------------------------------------------------------
  2576. * Function: initdram
  2577. * Description: Configures the PPC4xx IBM DDR1/DDR2 SDRAM memory controller.
  2578. * The configuration is performed using static, compile-
  2579. * time parameters.
  2580. * Configures the PPC405EX(r) and PPC460EX/GT
  2581. *---------------------------------------------------------------------------*/
  2582. phys_size_t initdram(int board_type)
  2583. {
  2584. /*
  2585. * Only run this SDRAM init code once. For NAND booting
  2586. * targets like Kilauea, we call initdram() early from the
  2587. * 4k NAND booting image (CONFIG_NAND_SPL) from nand_boot().
  2588. * Later on the NAND U-Boot image runs (CONFIG_NAND_U_BOOT)
  2589. * which calls initdram() again. This time the controller
  2590. * mustn't be reconfigured again since we're already running
  2591. * from SDRAM.
  2592. */
  2593. #if !defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
  2594. unsigned long val;
  2595. #if defined(CONFIG_440)
  2596. mtdcr(SDRAM_R0BAS, CONFIG_SYS_SDRAM_R0BAS);
  2597. mtdcr(SDRAM_R1BAS, CONFIG_SYS_SDRAM_R1BAS);
  2598. mtdcr(SDRAM_R2BAS, CONFIG_SYS_SDRAM_R2BAS);
  2599. mtdcr(SDRAM_R3BAS, CONFIG_SYS_SDRAM_R3BAS);
  2600. mtdcr(SDRAM_PLBADDULL, CONFIG_SYS_SDRAM_PLBADDULL); /* MQ0_BAUL */
  2601. mtdcr(SDRAM_PLBADDUHB, CONFIG_SYS_SDRAM_PLBADDUHB); /* MQ0_BAUH */
  2602. mtdcr(SDRAM_CONF1LL, CONFIG_SYS_SDRAM_CONF1LL);
  2603. mtdcr(SDRAM_CONF1HB, CONFIG_SYS_SDRAM_CONF1HB);
  2604. mtdcr(SDRAM_CONFPATHB, CONFIG_SYS_SDRAM_CONFPATHB);
  2605. #endif
  2606. /* Set Memory Bank Configuration Registers */
  2607. mtsdram(SDRAM_MB0CF, CONFIG_SYS_SDRAM0_MB0CF);
  2608. mtsdram(SDRAM_MB1CF, CONFIG_SYS_SDRAM0_MB1CF);
  2609. mtsdram(SDRAM_MB2CF, CONFIG_SYS_SDRAM0_MB2CF);
  2610. mtsdram(SDRAM_MB3CF, CONFIG_SYS_SDRAM0_MB3CF);
  2611. /* Set Memory Clock Timing Register */
  2612. mtsdram(SDRAM_CLKTR, CONFIG_SYS_SDRAM0_CLKTR);
  2613. /* Set Refresh Time Register */
  2614. mtsdram(SDRAM_RTR, CONFIG_SYS_SDRAM0_RTR);
  2615. /* Set SDRAM Timing Registers */
  2616. mtsdram(SDRAM_SDTR1, CONFIG_SYS_SDRAM0_SDTR1);
  2617. mtsdram(SDRAM_SDTR2, CONFIG_SYS_SDRAM0_SDTR2);
  2618. mtsdram(SDRAM_SDTR3, CONFIG_SYS_SDRAM0_SDTR3);
  2619. /* Set Mode and Extended Mode Registers */
  2620. mtsdram(SDRAM_MMODE, CONFIG_SYS_SDRAM0_MMODE);
  2621. mtsdram(SDRAM_MEMODE, CONFIG_SYS_SDRAM0_MEMODE);
  2622. /* Set Memory Controller Options 1 Register */
  2623. mtsdram(SDRAM_MCOPT1, CONFIG_SYS_SDRAM0_MCOPT1);
  2624. /* Set Manual Initialization Control Registers */
  2625. mtsdram(SDRAM_INITPLR0, CONFIG_SYS_SDRAM0_INITPLR0);
  2626. mtsdram(SDRAM_INITPLR1, CONFIG_SYS_SDRAM0_INITPLR1);
  2627. mtsdram(SDRAM_INITPLR2, CONFIG_SYS_SDRAM0_INITPLR2);
  2628. mtsdram(SDRAM_INITPLR3, CONFIG_SYS_SDRAM0_INITPLR3);
  2629. mtsdram(SDRAM_INITPLR4, CONFIG_SYS_SDRAM0_INITPLR4);
  2630. mtsdram(SDRAM_INITPLR5, CONFIG_SYS_SDRAM0_INITPLR5);
  2631. mtsdram(SDRAM_INITPLR6, CONFIG_SYS_SDRAM0_INITPLR6);
  2632. mtsdram(SDRAM_INITPLR7, CONFIG_SYS_SDRAM0_INITPLR7);
  2633. mtsdram(SDRAM_INITPLR8, CONFIG_SYS_SDRAM0_INITPLR8);
  2634. mtsdram(SDRAM_INITPLR9, CONFIG_SYS_SDRAM0_INITPLR9);
  2635. mtsdram(SDRAM_INITPLR10, CONFIG_SYS_SDRAM0_INITPLR10);
  2636. mtsdram(SDRAM_INITPLR11, CONFIG_SYS_SDRAM0_INITPLR11);
  2637. mtsdram(SDRAM_INITPLR12, CONFIG_SYS_SDRAM0_INITPLR12);
  2638. mtsdram(SDRAM_INITPLR13, CONFIG_SYS_SDRAM0_INITPLR13);
  2639. mtsdram(SDRAM_INITPLR14, CONFIG_SYS_SDRAM0_INITPLR14);
  2640. mtsdram(SDRAM_INITPLR15, CONFIG_SYS_SDRAM0_INITPLR15);
  2641. /* Set On-Die Termination Registers */
  2642. mtsdram(SDRAM_CODT, CONFIG_SYS_SDRAM0_CODT);
  2643. mtsdram(SDRAM_MODT0, CONFIG_SYS_SDRAM0_MODT0);
  2644. mtsdram(SDRAM_MODT1, CONFIG_SYS_SDRAM0_MODT1);
  2645. /* Set Write Timing Register */
  2646. mtsdram(SDRAM_WRDTR, CONFIG_SYS_SDRAM0_WRDTR);
  2647. /*
  2648. * Start Initialization by SDRAM0_MCOPT2[SREN] = 0 and
  2649. * SDRAM0_MCOPT2[IPTR] = 1
  2650. */
  2651. mtsdram(SDRAM_MCOPT2, (SDRAM_MCOPT2_SREN_EXIT |
  2652. SDRAM_MCOPT2_IPTR_EXECUTE));
  2653. /*
  2654. * Poll SDRAM0_MCSTAT[MIC] for assertion to indicate the
  2655. * completion of initialization.
  2656. */
  2657. do {
  2658. mfsdram(SDRAM_MCSTAT, val);
  2659. } while ((val & SDRAM_MCSTAT_MIC_MASK) != SDRAM_MCSTAT_MIC_COMP);
  2660. /* Set Delay Control Registers */
  2661. mtsdram(SDRAM_DLCR, CONFIG_SYS_SDRAM0_DLCR);
  2662. #if !defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION)
  2663. mtsdram(SDRAM_RDCC, CONFIG_SYS_SDRAM0_RDCC);
  2664. mtsdram(SDRAM_RQDC, CONFIG_SYS_SDRAM0_RQDC);
  2665. mtsdram(SDRAM_RFDC, CONFIG_SYS_SDRAM0_RFDC);
  2666. #endif /* !CONFIG_PPC4xx_DDR_AUTOCALIBRATION */
  2667. /*
  2668. * Enable Controller by SDRAM0_MCOPT2[DCEN] = 1:
  2669. */
  2670. mfsdram(SDRAM_MCOPT2, val);
  2671. mtsdram(SDRAM_MCOPT2, val | SDRAM_MCOPT2_DCEN_ENABLE);
  2672. #if defined(CONFIG_440)
  2673. /*
  2674. * Program TLB entries with caches enabled, for best performace
  2675. * while auto-calibrating and ECC generation
  2676. */
  2677. program_tlb(0, 0, (CONFIG_SYS_MBYTES_SDRAM << 20), 0);
  2678. #endif
  2679. #if defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION)
  2680. #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  2681. /*------------------------------------------------------------------
  2682. | DQS calibration.
  2683. +-----------------------------------------------------------------*/
  2684. DQS_autocalibration();
  2685. #endif /* !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) */
  2686. #endif /* CONFIG_PPC4xx_DDR_AUTOCALIBRATION */
  2687. /*
  2688. * Now complete RDSS configuration as mentioned on page 7 of the AMCC
  2689. * PowerPC440SP/SPe DDR2 application note:
  2690. * "DDR1/DDR2 Initialization Sequence and Dynamic Tuning"
  2691. */
  2692. update_rdcc();
  2693. #if defined(CONFIG_DDR_ECC)
  2694. do_program_ecc(0);
  2695. #endif /* defined(CONFIG_DDR_ECC) */
  2696. #if defined(CONFIG_440)
  2697. /*
  2698. * Now after initialization (auto-calibration and ECC generation)
  2699. * remove the TLB entries with caches enabled and program again with
  2700. * desired cache functionality
  2701. */
  2702. remove_tlb(0, (CONFIG_SYS_MBYTES_SDRAM << 20));
  2703. program_tlb(0, 0, (CONFIG_SYS_MBYTES_SDRAM << 20), MY_TLB_WORD2_I_ENABLE);
  2704. #endif
  2705. ppc4xx_ibm_ddr2_register_dump();
  2706. #if defined(CONFIG_PPC4xx_DDR_AUTOCALIBRATION)
  2707. /*
  2708. * Clear potential errors resulting from auto-calibration.
  2709. * If not done, then we could get an interrupt later on when
  2710. * exceptions are enabled.
  2711. */
  2712. set_mcsr(get_mcsr());
  2713. #endif /* CONFIG_PPC4xx_DDR_AUTOCALIBRATION */
  2714. #endif /* !defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL) */
  2715. return (CONFIG_SYS_MBYTES_SDRAM << 20);
  2716. }
  2717. #endif /* CONFIG_SPD_EEPROM */
  2718. #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  2719. #if defined(CONFIG_440)
  2720. u32 mfdcr_any(u32 dcr)
  2721. {
  2722. u32 val;
  2723. switch (dcr) {
  2724. case SDRAM_R0BAS + 0:
  2725. val = mfdcr(SDRAM_R0BAS + 0);
  2726. break;
  2727. case SDRAM_R0BAS + 1:
  2728. val = mfdcr(SDRAM_R0BAS + 1);
  2729. break;
  2730. case SDRAM_R0BAS + 2:
  2731. val = mfdcr(SDRAM_R0BAS + 2);
  2732. break;
  2733. case SDRAM_R0BAS + 3:
  2734. val = mfdcr(SDRAM_R0BAS + 3);
  2735. break;
  2736. default:
  2737. printf("DCR %d not defined in case statement!!!\n", dcr);
  2738. val = 0; /* just to satisfy the compiler */
  2739. }
  2740. return val;
  2741. }
  2742. void mtdcr_any(u32 dcr, u32 val)
  2743. {
  2744. switch (dcr) {
  2745. case SDRAM_R0BAS + 0:
  2746. mtdcr(SDRAM_R0BAS + 0, val);
  2747. break;
  2748. case SDRAM_R0BAS + 1:
  2749. mtdcr(SDRAM_R0BAS + 1, val);
  2750. break;
  2751. case SDRAM_R0BAS + 2:
  2752. mtdcr(SDRAM_R0BAS + 2, val);
  2753. break;
  2754. case SDRAM_R0BAS + 3:
  2755. mtdcr(SDRAM_R0BAS + 3, val);
  2756. break;
  2757. default:
  2758. printf("DCR %d not defined in case statement!!!\n", dcr);
  2759. }
  2760. }
  2761. #endif /* defined(CONFIG_440) */
  2762. #endif /* !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) */
  2763. inline void ppc4xx_ibm_ddr2_register_dump(void)
  2764. {
  2765. #if defined(DEBUG)
  2766. printf("\nPPC4xx IBM DDR2 Register Dump:\n");
  2767. #if (defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  2768. defined(CONFIG_460EX) || defined(CONFIG_460GT))
  2769. PPC4xx_IBM_DDR2_DUMP_MQ_REGISTER(R0BAS);
  2770. PPC4xx_IBM_DDR2_DUMP_MQ_REGISTER(R1BAS);
  2771. PPC4xx_IBM_DDR2_DUMP_MQ_REGISTER(R2BAS);
  2772. PPC4xx_IBM_DDR2_DUMP_MQ_REGISTER(R3BAS);
  2773. #endif /* (defined(CONFIG_440SP) || ... */
  2774. #if defined(CONFIG_405EX)
  2775. PPC4xx_IBM_DDR2_DUMP_REGISTER(BESR);
  2776. PPC4xx_IBM_DDR2_DUMP_REGISTER(BEARL);
  2777. PPC4xx_IBM_DDR2_DUMP_REGISTER(BEARH);
  2778. PPC4xx_IBM_DDR2_DUMP_REGISTER(WMIRQ);
  2779. PPC4xx_IBM_DDR2_DUMP_REGISTER(PLBOPT);
  2780. PPC4xx_IBM_DDR2_DUMP_REGISTER(PUABA);
  2781. #endif /* defined(CONFIG_405EX) */
  2782. PPC4xx_IBM_DDR2_DUMP_REGISTER(MB0CF);
  2783. PPC4xx_IBM_DDR2_DUMP_REGISTER(MB1CF);
  2784. PPC4xx_IBM_DDR2_DUMP_REGISTER(MB2CF);
  2785. PPC4xx_IBM_DDR2_DUMP_REGISTER(MB3CF);
  2786. PPC4xx_IBM_DDR2_DUMP_REGISTER(MCSTAT);
  2787. PPC4xx_IBM_DDR2_DUMP_REGISTER(MCOPT1);
  2788. PPC4xx_IBM_DDR2_DUMP_REGISTER(MCOPT2);
  2789. PPC4xx_IBM_DDR2_DUMP_REGISTER(MODT0);
  2790. PPC4xx_IBM_DDR2_DUMP_REGISTER(MODT1);
  2791. PPC4xx_IBM_DDR2_DUMP_REGISTER(MODT2);
  2792. PPC4xx_IBM_DDR2_DUMP_REGISTER(MODT3);
  2793. PPC4xx_IBM_DDR2_DUMP_REGISTER(CODT);
  2794. #if (defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  2795. defined(CONFIG_460EX) || defined(CONFIG_460GT))
  2796. PPC4xx_IBM_DDR2_DUMP_REGISTER(VVPR);
  2797. PPC4xx_IBM_DDR2_DUMP_REGISTER(OPARS);
  2798. /*
  2799. * OPART is only used as a trigger register.
  2800. *
  2801. * No data is contained in this register, and reading or writing
  2802. * to is can cause bad things to happen (hangs). Just skip it and
  2803. * report "N/A".
  2804. */
  2805. printf("%20s = N/A\n", "SDRAM_OPART");
  2806. #endif /* defined(CONFIG_440SP) || ... */
  2807. PPC4xx_IBM_DDR2_DUMP_REGISTER(RTR);
  2808. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR0);
  2809. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR1);
  2810. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR2);
  2811. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR3);
  2812. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR4);
  2813. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR5);
  2814. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR6);
  2815. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR7);
  2816. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR8);
  2817. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR9);
  2818. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR10);
  2819. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR11);
  2820. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR12);
  2821. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR13);
  2822. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR14);
  2823. PPC4xx_IBM_DDR2_DUMP_REGISTER(INITPLR15);
  2824. PPC4xx_IBM_DDR2_DUMP_REGISTER(RQDC);
  2825. PPC4xx_IBM_DDR2_DUMP_REGISTER(RFDC);
  2826. PPC4xx_IBM_DDR2_DUMP_REGISTER(RDCC);
  2827. PPC4xx_IBM_DDR2_DUMP_REGISTER(DLCR);
  2828. PPC4xx_IBM_DDR2_DUMP_REGISTER(CLKTR);
  2829. PPC4xx_IBM_DDR2_DUMP_REGISTER(WRDTR);
  2830. PPC4xx_IBM_DDR2_DUMP_REGISTER(SDTR1);
  2831. PPC4xx_IBM_DDR2_DUMP_REGISTER(SDTR2);
  2832. PPC4xx_IBM_DDR2_DUMP_REGISTER(SDTR3);
  2833. PPC4xx_IBM_DDR2_DUMP_REGISTER(MMODE);
  2834. PPC4xx_IBM_DDR2_DUMP_REGISTER(MEMODE);
  2835. PPC4xx_IBM_DDR2_DUMP_REGISTER(ECCES);
  2836. #if (defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  2837. defined(CONFIG_460EX) || defined(CONFIG_460GT))
  2838. PPC4xx_IBM_DDR2_DUMP_REGISTER(CID);
  2839. #endif /* defined(CONFIG_440SP) || ... */
  2840. PPC4xx_IBM_DDR2_DUMP_REGISTER(RID);
  2841. PPC4xx_IBM_DDR2_DUMP_REGISTER(FCSR);
  2842. PPC4xx_IBM_DDR2_DUMP_REGISTER(RTSR);
  2843. #endif /* defined(DEBUG) */
  2844. }