ddr.h 1.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778
  1. /*
  2. * Copyright 2013 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __DDR_H__
  7. #define __DDR_H__
  8. dimm_params_t ddr_raw_timing = {
  9. .n_ranks = 2,
  10. .rank_density = 2147483648u,
  11. .capacity = 4294967296u,
  12. .primary_sdram_width = 64,
  13. .ec_sdram_width = 8,
  14. .registered_dimm = 0,
  15. .mirrored_dimm = 0,
  16. .n_row_addr = 15,
  17. .n_col_addr = 10,
  18. .n_banks_per_sdram_device = 8,
  19. .edc_config = 2, /* ECC */
  20. .burst_lengths_bitmask = 0x0c,
  21. .tckmin_x_ps = 1071,
  22. .caslat_x = 0xfe << 4, /* 5,6,7,8,9,10,11 */
  23. .taa_ps = 13125,
  24. .twr_ps = 15000,
  25. .trcd_ps = 13125,
  26. .trrd_ps = 6000,
  27. .trp_ps = 13125,
  28. .tras_ps = 34000,
  29. .trc_ps = 48125,
  30. .trfc_ps = 260000,
  31. .twtr_ps = 7500,
  32. .trtp_ps = 7500,
  33. .refresh_rate_ps = 7800000,
  34. .tfaw_ps = 35000,
  35. };
  36. struct board_specific_parameters {
  37. u32 n_ranks;
  38. u32 datarate_mhz_high;
  39. u32 rank_gb;
  40. u32 clk_adjust;
  41. u32 wrlvl_start;
  42. u32 wrlvl_ctl_2;
  43. u32 wrlvl_ctl_3;
  44. };
  45. /*
  46. * These tables contain all valid speeds we want to override with board
  47. * specific parameters. datarate_mhz_high values need to be in ascending order
  48. * for each n_ranks group.
  49. */
  50. static const struct board_specific_parameters udimm0[] = {
  51. /*
  52. * memory controller 0
  53. * num| hi| rank| clk| wrlvl | wrlvl
  54. * ranks| mhz| GB |adjst| start | ctl2
  55. */
  56. {2, 833, 4, 4, 6, 0x06060607, 0x08080807},
  57. {2, 833, 0, 4, 6, 0x06060607, 0x08080807},
  58. {2, 1350, 4, 4, 7, 0x0708080A, 0x0A0B0C09},
  59. {2, 1350, 0, 4, 7, 0x0708080A, 0x0A0B0C09},
  60. {2, 1666, 4, 4, 7, 0x0808090B, 0x0C0D0E0A},
  61. {2, 1666, 0, 4, 7, 0x0808090B, 0x0C0D0E0A},
  62. {1, 833, 4, 4, 6, 0x06060607, 0x08080807},
  63. {1, 833, 0, 4, 6, 0x06060607, 0x08080807},
  64. {1, 1350, 4, 4, 7, 0x0708080A, 0x0A0B0C09},
  65. {1, 1350, 0, 4, 7, 0x0708080A, 0x0A0B0C09},
  66. {1, 1666, 4, 4, 7, 0x0808090B, 0x0C0D0E0A},
  67. {1, 1666, 0, 4, 7, 0x0808090B, 0x0C0D0E0A},
  68. {}
  69. };
  70. static const struct board_specific_parameters *udimms[] = {
  71. udimm0,
  72. };
  73. #endif