asm_init.S 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905
  1. /*
  2. * (C) Copyright 2004-05; Tundra Semiconductor Corp.
  3. *
  4. * Added automatic detect of SDC settings
  5. * Copyright (c) 2005 Freescale Semiconductor, Inc.
  6. * Maintainer tie-fei.zang@freescale.com
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. /*
  11. * FILENAME: asm_init.s
  12. *
  13. * Originator: Alex Bounine
  14. *
  15. * DESCRIPTION:
  16. * Initialization code for the Tundra Tsi108 bridge chip
  17. *
  18. */
  19. #include <config.h>
  20. #include <version.h>
  21. #include <ppc_asm.tmpl>
  22. #include <ppc_defs.h>
  23. #include <asm/processor.h>
  24. #include <tsi108.h>
  25. /*
  26. * Build Configuration Options
  27. */
  28. /* #define DISABLE_PBM disables usage of PB Master */
  29. /* #define SDC_HARDCODED_INIT config SDRAM controller with hardcoded values */
  30. /* #define SDC_AUTOPRECH_EN enable SDRAM auto precharge */
  31. /*
  32. * Hardcoded SDC settings
  33. */
  34. #ifdef SDC_HARDCODED_INIT
  35. /* Micron MT9HTF6472AY-40EA1 : Unbuffered, 512MB, 400, CL3, Single Rank */
  36. #define VAL_SD_REFRESH (0x61A)
  37. #define VAL_SD_TIMING (0x0308336b)
  38. #define VAL_SD_D0_CTRL (0x07100021) /* auto-precharge disabled */
  39. #define VAL_SD_D0_BAR (0x0FE00000) /* 512MB @ 0x00000000 */
  40. #define VAL_SD_D1_CTRL (0x07100021) /* auto-precharge disabled */
  41. #define VAL_SD_D1_BAR (0x0FE00200) /* 512MB @ 0x20000000 */
  42. #endif /* SDC_HARDCODED_INIT */
  43. /*
  44. CPU Configuration:
  45. CPU Address and Data Parity enables.
  46. #define CPU_AP
  47. #define CPU_DP
  48. */
  49. /*
  50. * Macros
  51. * !!! Attention !!! Macros LOAD_PTR, LOAD_U32 and LOAD_MEM defined below are
  52. * expected to work correctly for the CSR space within 32KB range.
  53. *
  54. * LOAD_PTR and LOAD_U32 - load specified register with a 32 bit constant.
  55. * These macros are absolutely identical except their names. This difference
  56. * is provided intentionally for better readable code.
  57. */
  58. #define LOAD_PTR(reg,const32) \
  59. addis reg,r0,const32@h; ori reg,reg,const32@l
  60. #define LOAD_U32(reg,const32) \
  61. addis reg,r0,const32@h; ori reg,reg,const32@l
  62. /* LOADMEM initializes a register with the contents of a specified 32-bit
  63. * memory location, usually a CSR value.
  64. */
  65. #define LOAD_MEM(reg,addr32) \
  66. addis reg,r0,addr32@ha; lwz reg,addr32@l(reg)
  67. #ifndef SDC_HARDCODED_INIT
  68. sdc_clk_sync:
  69. /* MHz: 0,0,183,100,133,167,200,233 */
  70. .long 0, 0, 6, 10, 8, 6, 5, 4 /* nSec */
  71. #endif
  72. /*
  73. * board_asm_init() - early initialization function. Coded to be portable to
  74. * dual-CPU configuration.
  75. * Checks CPU number and performs board HW initialization if called for CPU0.
  76. * Registers used: r3,r4,r5,r6,r19,r29
  77. *
  78. * NOTE: For dual-CPU configuration only CPU0 is allowed to configure Tsi108
  79. * and the rest of the board. Current implementation demonstrates two
  80. * possible ways to identify CPU number:
  81. * - for MPC74xx platform: uses MSSCR0[ID] bit as defined in UM.
  82. * - for PPC750FX/GX boards: uses WHO_AM_I bit reported by Tsi108.
  83. */
  84. .globl board_asm_init
  85. board_asm_init:
  86. mflr r19 /* Save LR to be able return later. */
  87. bl icache_enable /* Enable icache to reduce reads from flash. */
  88. /* Initialize pointer to Tsi108 register space */
  89. LOAD_PTR(r29,CONFIG_SYS_TSI108_CSR_RST_BASE)/* r29 - pointer to tsi108 CSR space */
  90. ori r4,r29,TSI108_PB_REG_OFFSET
  91. /* Check Processor Version Number */
  92. mfspr r3, PVR
  93. rlwinm r3,r3,16,16,23 /* get ((Processor Version Number) & 0xFF00) */
  94. cmpli 0,0,r3,0x8000 /* MPC74xx */
  95. bne cont_brd_init
  96. /*
  97. * For MPC744x/5x enable extended BATs[4-7]
  98. * Sri: Set HIGH_BAT_EN and XBSEN, and SPD =1
  99. * to disable prefetch
  100. */
  101. mfspr r5, HID0
  102. oris r5, r5, 0x0080 /* Set HID0[HIGH_BAT_EN] bit #8 */
  103. ori r5, r5, 0x0380 /* Set SPD,XBSEN,SGE bits #22,23,24 */
  104. mtspr HID0, r5
  105. isync
  106. sync
  107. /* Adding code to disable external interventions in MPX bus mode */
  108. mfspr r3, 1014
  109. oris r3, r3, 0x0100 /* Set the EIDIS bit in MSSCR0: bit 7 */
  110. mtspr 1014, r3
  111. isync
  112. sync
  113. /* Sri: code to enable FP unit */
  114. mfmsr r3
  115. ori r3, r3, 0x2000
  116. mtmsr r3
  117. isync
  118. sync
  119. /* def CONFIG_DUAL_CPU
  120. * For MPC74xx processor, use MSSCR0[ID] bit to identify CPU number.
  121. */
  122. #if(1)
  123. mfspr r3,1014 /* read MSSCR0 */
  124. rlwinm. r3,r3,27,31,31 /* get processor ID number */
  125. mtspr SPRN_PIR,r3 /* Save CPU ID */
  126. sync
  127. bne init_done
  128. b do_tsi108_init
  129. cont_brd_init:
  130. /* An alternative method of checking the processor number (in addition
  131. * to configuration using MSSCR0[ID] bit on MPC74xx).
  132. * Good for IBM PPC750FX/GX.
  133. */
  134. lwz r3,PB_BUS_MS_SELECT(r4) /* read PB_ID register */
  135. rlwinm. r3,r3,24,31,31 /* get processor ID number */
  136. bne init_done
  137. #else
  138. cont_brd_init:
  139. #endif /* CONFIG_DUAL_CPU */
  140. /* Initialize Tsi108 chip */
  141. do_tsi108_init:
  142. /*
  143. * Adjust HLP/Flash parameters. By default after reset the HLP port is
  144. * set to support slow devices. Better performance can be achived when
  145. * an optimal parameters are used for specific EPROM device.
  146. * NOTE: This should be performed ASAP for the emulation platform
  147. * because it has 5MHz HLP clocking.
  148. */
  149. #ifdef CONFIG_TSI108EMU
  150. ori r4,r29,TSI108_HLP_REG_OFFSET
  151. LOAD_U32(r5,0x434422c0)
  152. stw r5,0x08(r4) /* set HLP B0_CTRL0 */
  153. sync
  154. LOAD_U32(r5,0xd0012000)
  155. stw r5,0x0c(r4) /* set HLP B0_CTRL1 */
  156. sync
  157. #endif
  158. /* Initialize PB interface. */
  159. ori r4,r29,TSI108_PB_REG_OFFSET
  160. #if (CONFIG_SYS_TSI108_CSR_BASE != CONFIG_SYS_TSI108_CSR_RST_BASE)
  161. /* Relocate (if required) Tsi108 registers. Set new value for
  162. * PB_REG_BAR:
  163. * Note we are in the 32-bit address mode.
  164. */
  165. LOAD_U32(r5,(CONFIG_SYS_TSI108_CSR_BASE | 0x01)) /* PB_REG_BAR: BA + EN */
  166. stw r5,PB_REG_BAR(r4)
  167. andis. r29,r5,0xFFFF
  168. sync
  169. ori r4,r29,TSI108_PB_REG_OFFSET
  170. #endif
  171. /* Set PB Slave configuration register */
  172. LOAD_U32(r5,0x00002481) /* PB_SCR: TEA enabled,AACK delay = 1 */
  173. lwz r3, PB_RSR(r4) /* get PB bus mode */
  174. xori r3,r3,0x0001 /* mask PB_BMODE: r3 -> (0 = 60X, 1 = MPX) */
  175. rlwimi r5,r3,14,17,17 /* for MPX: set DTI_MODE bit */
  176. stw r5,PB_SCR(r4)
  177. sync
  178. /* Configure PB Arbiter */
  179. lwz r5,PB_ARB_CTRL(r4) /* Read PB Arbiter Control Register */
  180. li r3, 0x00F0 /* ARB_PIPELINE_DEP mask */
  181. #ifdef DISABLE_PBM
  182. ori r3,r3,0x1000 /* add PBM_EN to clear (enabled by default) */
  183. #endif
  184. andc r5,r5,r3 /* Clear the masked bit fields */
  185. ori r5,r5,0x0001 /* Set pipeline depth */
  186. stw r5,PB_ARB_CTRL(r4)
  187. #if (0) /* currently using the default settings for PBM after reset */
  188. LOAD_U32(r5,0x) /* value for PB_MCR */
  189. stw r5,PB_MCR(r4)
  190. sync
  191. LOAD_U32(r5,0x) /* value for PB_MCMD */
  192. stw r5,PB_MCMD(r4)
  193. sync
  194. #endif
  195. /* Disable or enable PVT based on processor bus frequency
  196. * 1. Read CG_PWRUP_STATUS register field bits 18,17,16
  197. * 2. See if the value is < or > 133mhz (18:16 = 100)
  198. * 3. If > enable PVT
  199. */
  200. LOAD_U32(r3,0xC0002234)
  201. lwz r3,0(r3)
  202. rlwinm r3,r3,16,29,31
  203. cmpi 0,0,r3,0x0004
  204. bgt sdc_init
  205. #ifndef CONFIG_TSI108EMU
  206. /* FIXME: Disable PB calibration control for any real Tsi108 board */
  207. li r5,0x0101 /* disable calibration control */
  208. stw r5,PB_PVT_CTRL2(r4)
  209. sync
  210. #endif
  211. /* Initialize SDRAM controller. */
  212. sdc_init:
  213. #ifndef SDC_HARDCODED_INIT
  214. /* get SDC clock prior doing sdram controller autoconfig */
  215. ori r4,r29,TSI108_CLK_REG_OFFSET /* r4 - ptr to CG registers */
  216. lwz r3, CG_PWRUP_STATUS(r4) /* get CG configuration */
  217. rlwinm r3,r3,12,29,31 /* r3 - SD clk */
  218. lis r5,sdc_clk_sync@h
  219. ori r5,r5,sdc_clk_sync@l
  220. /* Sri: At this point check if r3 = 001. If yes,
  221. * the memory frequency should be same as the
  222. * MPX bus frequency
  223. */
  224. cmpi 0,0,r3,0x0001
  225. bne get_nsec
  226. lwz r6, CG_PWRUP_STATUS(r4)
  227. rlwinm r6,r6,16,29,31
  228. mr r3,r6
  229. get_nsec:
  230. rlwinm r3,r3,2,0,31
  231. lwzx r9,r5,r3 /* get SD clk rate in nSec */
  232. /* ATTN: r9 will be used by SPD routine */
  233. #endif /* !SDC_HARDCODED_INIT */
  234. ori r4,r29,TSI108_SD_REG_OFFSET /* r4 - ptr to SDRAM registers */
  235. /* Initialize SDRAM controller. SDRAM Size = 512MB, One DIMM. */
  236. LOAD_U32(r5,0x00)
  237. stw r5,SD_INT_ENABLE(r4) /* Ensure that interrupts are disabled */
  238. #ifdef ENABLE_SDRAM_ECC
  239. li r5, 0x01
  240. #endif /* ENABLE_SDRAM_ECC */
  241. stw r5,SD_ECC_CTRL(r4) /* Enable/Disable ECC */
  242. sync
  243. #ifdef SDC_HARDCODED_INIT /* config sdram controller with hardcoded values */
  244. /* First read the CG_PWRUP_STATUS register to get the
  245. * memory speed from bits 22,21,20
  246. */
  247. LOAD_U32(r3,0xC0002234)
  248. lwz r3,0(r3)
  249. rlwinm r3,r3,12,29,31
  250. /* Now first check for 166, then 200, or default */
  251. cmpi 0,0,r3,0x0005
  252. bne check_for_200mhz
  253. /* set values for 166 Mhz memory speed
  254. * Set refresh rate and timing parameters
  255. */
  256. LOAD_U32(r5,0x00000515)
  257. stw r5,SD_REFRESH(r4)
  258. LOAD_U32(r5,0x03073368)
  259. stw r5,SD_TIMING(r4)
  260. sync
  261. /* Initialize DIMM0 control and BAR registers */
  262. LOAD_U32(r5,VAL_SD_D0_CTRL) /* auto-precharge disabled */
  263. #ifdef SDC_AUTOPRECH_EN
  264. oris r5,r5,0x0001 /* set auto precharge EN bit */
  265. #endif
  266. stw r5,SD_D0_CTRL(r4)
  267. LOAD_U32(r5,VAL_SD_D0_BAR)
  268. stw r5,SD_D0_BAR(r4)
  269. sync
  270. /* Initialize DIMM1 control and BAR registers
  271. * (same as dimm 0, next 512MB, disabled)
  272. */
  273. LOAD_U32(r5,VAL_SD_D1_CTRL) /* auto-precharge disabled */
  274. #ifdef SDC_AUTOPRECH_EN
  275. oris r5,r5,0x0001 /* set auto precharge EN bit */
  276. #endif
  277. stw r5,SD_D1_CTRL(r4)
  278. LOAD_U32(r5,VAL_SD_D1_BAR)
  279. stw r5,SD_D1_BAR(r4)
  280. sync
  281. b sdc_init_done
  282. check_for_200mhz:
  283. cmpi 0,0,r3,0x0006
  284. bne set_default_values
  285. /* set values for 200Mhz memory speed
  286. * Set refresh rate and timing parameters
  287. */
  288. LOAD_U32(r5,0x0000061a)
  289. stw r5,SD_REFRESH(r4)
  290. LOAD_U32(r5,0x03083348)
  291. stw r5,SD_TIMING(r4)
  292. sync
  293. /* Initialize DIMM0 control and BAR registers */
  294. LOAD_U32(r5,VAL_SD_D0_CTRL) /* auto-precharge disabled */
  295. #ifdef SDC_AUTOPRECH_EN
  296. oris r5,r5,0x0001 /* set auto precharge EN bit */
  297. #endif
  298. stw r5,SD_D0_CTRL(r4)
  299. LOAD_U32(r5,VAL_SD_D0_BAR)
  300. stw r5,SD_D0_BAR(r4)
  301. sync
  302. /* Initialize DIMM1 control and BAR registers
  303. * (same as dimm 0, next 512MB, disabled)
  304. */
  305. LOAD_U32(r5,VAL_SD_D1_CTRL) /* auto-precharge disabled */
  306. #ifdef SDC_AUTOPRECH_EN
  307. oris r5,r5,0x0001 /* set auto precharge EN bit */
  308. #endif
  309. stw r5,SD_D1_CTRL(r4)
  310. LOAD_U32(r5,VAL_SD_D1_BAR)
  311. stw r5,SD_D1_BAR(r4)
  312. sync
  313. b sdc_init_done
  314. set_default_values:
  315. /* Set refresh rate and timing parameters */
  316. LOAD_U32(r5,VAL_SD_REFRESH)
  317. stw r5,SD_REFRESH(r4)
  318. LOAD_U32(r5,VAL_SD_TIMING)
  319. stw r5,SD_TIMING(r4)
  320. sync
  321. /* Initialize DIMM0 control and BAR registers */
  322. LOAD_U32(r5,VAL_SD_D0_CTRL) /* auto-precharge disabled */
  323. #ifdef SDC_AUTOPRECH_EN
  324. oris r5,r5,0x0001 /* set auto precharge EN bit */
  325. #endif
  326. stw r5,SD_D0_CTRL(r4)
  327. LOAD_U32(r5,VAL_SD_D0_BAR)
  328. stw r5,SD_D0_BAR(r4)
  329. sync
  330. /* Initialize DIMM1 control and BAR registers
  331. * (same as dimm 0, next 512MB, disabled)
  332. */
  333. LOAD_U32(r5,VAL_SD_D1_CTRL) /* auto-precharge disabled */
  334. #ifdef SDC_AUTOPRECH_EN
  335. oris r5,r5,0x0001 /* set auto precharge EN bit */
  336. #endif
  337. stw r5,SD_D1_CTRL(r4)
  338. LOAD_U32(r5,VAL_SD_D1_BAR)
  339. stw r5,SD_D1_BAR(r4)
  340. sync
  341. #else /* !SDC_HARDCODED_INIT */
  342. bl tsi108_sdram_spd /* automatically detect SDC settings */
  343. #endif /* SDC_HARDCODED_INIT */
  344. sdc_init_done:
  345. #ifdef DISABLE_PBM
  346. LOAD_U32(r5,0x00000030) /* PB_EN + OCN_EN */
  347. #else
  348. LOAD_U32(r5,0x00000230) /* PB_EN + OCN_EN + PB/OCN=80/20 */
  349. #endif /* DISABLE_PBM */
  350. #ifdef CONFIG_TSI108EMU
  351. oris r5,r5,0x0010 /* set EMULATION_MODE bit */
  352. #endif
  353. stw r5,SD_CTRL(r4)
  354. eieio
  355. sync
  356. /* Enable SDRAM access */
  357. oris r5,r5,0x8000 /* start SDC: set SD_CTRL[ENABLE] bit */
  358. stw r5,SD_CTRL(r4)
  359. sync
  360. wait_init_complete:
  361. lwz r5,SD_STATUS(r4)
  362. andi. r5,r5,0x0001
  363. /* wait until SDRAM initialization is complete */
  364. beq wait_init_complete
  365. /* Map SDRAM into the processor bus address space */
  366. ori r4,r29,TSI108_PB_REG_OFFSET
  367. /* Setup BARs associated with direct path PB<->SDRAM */
  368. /* PB_SDRAM_BAR1:
  369. * provides a direct path to the main system memory (cacheable SDRAM)
  370. */
  371. /* BA=0,Size=512MB, ENable, No Addr.Translation */
  372. LOAD_U32(r5, 0x00000011)
  373. stw r5,PB_SDRAM_BAR1(r4)
  374. sync
  375. /* Make sure that PB_SDRAM_BAR1 decoder is set
  376. * (to allow following immediate read from SDRAM)
  377. */
  378. lwz r5,PB_SDRAM_BAR1(r4)
  379. sync
  380. /* PB_SDRAM_BAR2:
  381. * provides non-cacheable alias (via the direct path) to main
  382. * system memory.
  383. * Size = 512MB, ENable, Addr.Translation - ON,
  384. * BA = 0x0_40000000, TA = 0x0_00000000
  385. */
  386. LOAD_U32(r5, 0x40010011)
  387. stw r5,PB_SDRAM_BAR2(r4)
  388. sync
  389. /* Make sure that PB_SDRAM_BAR2 decoder is set
  390. * (to allow following immediate read from SDRAM)
  391. */
  392. lwz r5,PB_SDRAM_BAR2(r4)
  393. sync
  394. init_done:
  395. /* All done. Restore LR and return. */
  396. mtlr r19
  397. blr
  398. #if (0)
  399. /*
  400. * init_cpu1
  401. * This routine enables CPU1 on the dual-processor system.
  402. * Now there is only one processor in the system
  403. */
  404. .global enable_cpu1
  405. enable_cpu1:
  406. lis r3,Tsi108_Base@ha /* Get Grendel CSR Base Addr */
  407. addi r3,r3,Tsi108_Base@l
  408. lwz r3,0(r3) /* R3 = CSR Base Addr */
  409. ori r4,r3,TSI108_PB_REG_OFFSET
  410. lwz r3,PB_ARB_CTRL(r4) /* Read PB Arbiter Control Register */
  411. ori r3,r3,0x0200 /* Set M1_EN bit */
  412. stw r3,PB_ARB_CTRL(r4)
  413. blr
  414. #endif
  415. /*
  416. * enable_EI
  417. * Enable CPU core external interrupt
  418. */
  419. .global enable_EI
  420. enable_EI:
  421. mfmsr r3
  422. ori r3,r3,0x8000 /* set EE bit */
  423. mtmsr r3
  424. blr
  425. /*
  426. * disable_EI
  427. * Disable CPU core external interrupt
  428. */
  429. .global disable_EI
  430. disable_EI:
  431. mfmsr r3
  432. li r4,-32768 /* aka "li r4,0x8000" */
  433. andc r3,r3,r4 /* clear EE bit */
  434. mtmsr r3
  435. blr
  436. #ifdef ENABLE_SDRAM_ECC
  437. /* enables SDRAM ECC */
  438. .global enable_ECC
  439. enable_ECC:
  440. ori r4,r29,TSI108_SD_REG_OFFSET
  441. lwz r3,SD_ECC_CTRL(r4) /* Read SDRAM ECC Control Register */
  442. ori r3,r3,0x0001 /* Set ECC_EN bit */
  443. stw r3,SD_ECC_CTRL(r4)
  444. blr
  445. /*
  446. * clear_ECC_err
  447. * Clears all pending SDRAM ECC errors
  448. * (normally after SDRAM scrubbing/initialization)
  449. */
  450. .global clear_ECC_err
  451. clear_ECC_err:
  452. ori r4,r29,TSI108_SD_REG_OFFSET
  453. ori r3,r0,0x0030 /* ECC_UE_INT + ECC_CE_INT bits */
  454. stw r3,SD_INT_STATUS(r4)
  455. blr
  456. #endif /* ENABLE_SDRAM_ECC */
  457. #ifndef SDC_HARDCODED_INIT
  458. /* SDRAM SPD Support */
  459. #define SD_I2C_CTRL1 (0x400)
  460. #define SD_I2C_CTRL2 (0x404)
  461. #define SD_I2C_RD_DATA (0x408)
  462. #define SD_I2C_WR_DATA (0x40C)
  463. /*
  464. * SDRAM SPD Support Macros
  465. */
  466. #define SPD_DIMM0 (0x00000100)
  467. #define SPD_DIMM1 (0x00000200) /* SPD_DIMM1 was 0x00000000 */
  468. #define SPD_RDIMM (0x01)
  469. #define SPD_UDIMM (0x02)
  470. #define SPD_CAS_3 0x8
  471. #define SPD_CAS_4 0x10
  472. #define SPD_CAS_5 0x20
  473. #define ERR_NO_DIMM_FOUND (0xdb0)
  474. #define ERR_TRAS_FAIL (0xdb1)
  475. #define ERR_TRCD_FAIL (0xdb2)
  476. #define ERR_TRP_FAIL (0xdb3)
  477. #define ERR_TWR_FAIL (0xdb4)
  478. #define ERR_UNKNOWN_PART (0xdb5)
  479. #define ERR_NRANK_INVALID (0xdb6)
  480. #define ERR_DIMM_SIZE (0xdb7)
  481. #define ERR_ADDR_MODE (0xdb8)
  482. #define ERR_RFRSH_RATE (0xdb9)
  483. #define ERR_DIMM_TYPE (0xdba)
  484. #define ERR_CL_VALUE (0xdbb)
  485. #define ERR_TRFC_FAIL (0xdbc)
  486. /* READ_SPD requirements:
  487. * byte - byte address in SPD device (0 - 255)
  488. * r3 = will return data read from I2C Byte location
  489. * r4 - unchanged (SDC base addr)
  490. * r5 - clobbered in routine (I2C status)
  491. * r10 - number of DDR slot where first SPD device is detected
  492. */
  493. #define READ_SPD(byte_num) \
  494. addis r3, 0, byte_num@l; \
  495. or r3, r3, r10; \
  496. ori r3, r3, 0x0A; \
  497. stw r3, SD_I2C_CTRL1(r4); \
  498. li r3, I2C_CNTRL2_START; \
  499. stw r3, SD_I2C_CTRL2(r4); \
  500. eieio; \
  501. sync; \
  502. li r3, 0x100; \
  503. 1:; \
  504. addic. r3, r3, -1; \
  505. bne 1b; \
  506. 2:; \
  507. lwz r5, SD_I2C_CTRL2(r4); \
  508. rlwinm. r3,r5,0,23,23; \
  509. bne 2b; \
  510. rlwinm. r3,r5,0,3,3; \
  511. lwz r3,SD_I2C_RD_DATA(r4)
  512. #define SPD_MIN_RFRSH (0x80)
  513. #define SPD_MAX_RFRSH (0x85)
  514. refresh_rates: /* in nSec */
  515. .long 15625 /* Normal (0x80) */
  516. .long 3900 /* Reduced 0.25x (0x81) */
  517. .long 7800 /* Reduced 0.5x (0x82) */
  518. .long 31300 /* Extended 2x (0x83) */
  519. .long 62500 /* Extended 4x (0x84) */
  520. .long 125000 /* Extended 8x (0x85) */
  521. /*
  522. * tsi108_sdram_spd
  523. *
  524. * Inittializes SDRAM Controller using DDR2 DIMM Serial Presence Detect data
  525. * Uses registers: r4 - SDC base address (not changed)
  526. * r9 - SDC clocking period in nSec
  527. * Changes registers: r3,r5,r6,r7,r8,r10,r11
  528. */
  529. tsi108_sdram_spd:
  530. li r10,SPD_DIMM0
  531. xor r11,r11,r11 /* DIMM Base Address: starts from 0 */
  532. do_first_dimm:
  533. /* Program Refresh Rate Register */
  534. READ_SPD(12) /* get Refresh Rate */
  535. beq check_next_slot
  536. li r5, ERR_RFRSH_RATE
  537. cmpi 0,0,r3,SPD_MIN_RFRSH
  538. ble spd_fail
  539. cmpi 0,0,r3,SPD_MAX_RFRSH
  540. bgt spd_fail
  541. addi r3,r3,-SPD_MIN_RFRSH
  542. rlwinm r3,r3,2,0,31
  543. lis r5,refresh_rates@h
  544. ori r5,r5,refresh_rates@l
  545. lwzx r5,r5,r3 /* get refresh rate in nSec */
  546. divwu r5,r5,r9 /* calculate # of SDC clocks */
  547. stw r5,SD_REFRESH(r4) /* Set refresh rate */
  548. sync
  549. /* Program SD Timing Register */
  550. li r7, 0 /* clear r7 prior parameter collection */
  551. READ_SPD(20) /* get DIMM type: Registered or Unbuffered */
  552. beq spd_read_fail
  553. li r5, ERR_DIMM_TYPE
  554. cmpi 0,0,r3,SPD_UDIMM
  555. beq do_cl
  556. cmpi 0,0,r3,SPD_RDIMM
  557. bne spd_fail
  558. oris r7,r7,0x1000 /* set SD_TIMING[DIMM_TYPE] bit */
  559. do_cl:
  560. READ_SPD(18) /* Get CAS Latency */
  561. beq spd_read_fail
  562. li r5,ERR_CL_VALUE
  563. andi. r6,r3,SPD_CAS_3
  564. beq cl_4
  565. li r6,3
  566. b set_cl
  567. cl_4:
  568. andi. r6,r3,SPD_CAS_4
  569. beq cl_5
  570. li r6,4
  571. b set_cl
  572. cl_5:
  573. andi. r6,r3,SPD_CAS_5
  574. beq spd_fail
  575. li r6,5
  576. set_cl:
  577. rlwimi r7,r6,24,5,7
  578. READ_SPD(30) /* Get tRAS */
  579. beq spd_read_fail
  580. divwu r6,r3,r9
  581. mullw r8,r6,r9
  582. subf. r8,r8,r3
  583. beq set_tras
  584. addi r6,r6,1
  585. set_tras:
  586. li r5,ERR_TRAS_FAIL
  587. cmpi 0,0,r6,0x0F /* max supported value */
  588. bgt spd_fail
  589. rlwimi r7,r6,16,12,15
  590. READ_SPD(29) /* Get tRCD */
  591. beq spd_read_fail
  592. /* right shift tRCD by 2 bits as per DDR2 spec */
  593. rlwinm r3,r3,30,2,31
  594. divwu r6,r3,r9
  595. mullw r8,r6,r9
  596. subf. r8,r8,r3
  597. beq set_trcd
  598. addi r6,r6,1
  599. set_trcd:
  600. li r5,ERR_TRCD_FAIL
  601. cmpi 0,0,r6,0x07 /* max supported value */
  602. bgt spd_fail
  603. rlwimi r7,r6,12,17,19
  604. READ_SPD(27) /* Get tRP value */
  605. beq spd_read_fail
  606. rlwinm r3,r3,30,2,31 /* right shift tRP by 2 bits as per DDR2 spec */
  607. divwu r6,r3,r9
  608. mullw r8,r6,r9
  609. subf. r8,r8,r3
  610. beq set_trp
  611. addi r6,r6,1
  612. set_trp:
  613. li r5,ERR_TRP_FAIL
  614. cmpi 0,0,r6,0x07 /* max supported value */
  615. bgt spd_fail
  616. rlwimi r7,r6,8,21,23
  617. READ_SPD(36) /* Get tWR value */
  618. beq spd_read_fail
  619. rlwinm r3,r3,30,2,31 /* right shift tWR by 2 bits as per DDR2 spec */
  620. divwu r6,r3,r9
  621. mullw r8,r6,r9
  622. subf. r8,r8,r3
  623. beq set_twr
  624. addi r6,r6,1
  625. set_twr:
  626. addi r6,r6,-1 /* Tsi108 SDC always gives one extra clock */
  627. li r5,ERR_TWR_FAIL
  628. cmpi 0,0,r6,0x07 /* max supported value */
  629. bgt spd_fail
  630. rlwimi r7,r6,5,24,26
  631. READ_SPD(42) /* Get tRFC */
  632. beq spd_read_fail
  633. li r5, ERR_TRFC_FAIL
  634. /* Tsi108 spec: tRFC=(tRFC + 1)/2 */
  635. addi r3,r3,1
  636. rlwinm. r3,r3,31,1,31 /* divide by 2 */
  637. beq spd_fail
  638. divwu r6,r3,r9
  639. mullw r8,r6,r9
  640. subf. r8,r8,r3
  641. beq set_trfc
  642. addi r6,r6,1
  643. set_trfc:
  644. cmpi 0,0,r6,0x1F /* max supported value */
  645. bgt spd_fail
  646. rlwimi r7,r6,0,27,31
  647. stw r7,SD_TIMING(r4)
  648. sync
  649. /*
  650. * The following two registers are set on per-DIMM basis.
  651. * The SD_REFRESH and SD_TIMING settings are common for both DIMMS
  652. */
  653. do_each_dimm:
  654. /* Program SDRAM DIMM Control Register */
  655. li r7, 0 /* clear r7 prior parameter collection */
  656. READ_SPD(13) /* Get Primary SDRAM Width */
  657. beq spd_read_fail
  658. cmpi 0,0,r3,4 /* Check for 4-bit SDRAM */
  659. beq do_nbank
  660. oris r7,r7,0x0010 /* Set MEM_WIDTH bit */
  661. do_nbank:
  662. READ_SPD(17) /* Get Number of banks on SDRAM device */
  663. beq spd_read_fail
  664. /* Grendel only distinguish betw. 4 or 8-bank memory parts */
  665. li r5,ERR_UNKNOWN_PART /* non-supported memory part */
  666. cmpi 0,0,r3,4
  667. beq do_nrank
  668. cmpi 0,0,r3,8
  669. bne spd_fail
  670. ori r7,r7,0x1000
  671. do_nrank:
  672. READ_SPD(5) /* Get # of Ranks */
  673. beq spd_read_fail
  674. li r5,ERR_NRANK_INVALID
  675. andi. r6,r3,0x7 /* Use bits [2..0] only */
  676. beq do_addr_mode
  677. cmpi 0,0,r6,1
  678. bgt spd_fail
  679. rlwimi r7,r6,8,23,23
  680. do_addr_mode:
  681. READ_SPD(4) /* Get # of Column Addresses */
  682. beq spd_read_fail
  683. li r5, ERR_ADDR_MODE
  684. andi. r3,r3,0x0f /* cut off reserved bits */
  685. cmpi 0,0,r3,8
  686. ble spd_fail
  687. cmpi 0,0,r3,15
  688. bgt spd_fail
  689. addi r6,r3,-8 /* calculate ADDR_MODE parameter */
  690. rlwimi r7,r6,4,24,27 /* set ADDR_MODE field */
  691. set_dimm_ctrl:
  692. #ifdef SDC_AUTOPRECH_EN
  693. oris r7,r7,0x0001 /* set auto precharge EN bit */
  694. #endif
  695. ori r7,r7,1 /* set ENABLE bit */
  696. cmpi 0,0,r10,SPD_DIMM0
  697. bne 1f
  698. stw r7,SD_D0_CTRL(r4)
  699. sync
  700. b set_dimm_bar
  701. 1:
  702. stw r7,SD_D1_CTRL(r4)
  703. sync
  704. /* Program SDRAM DIMMx Base Address Register */
  705. set_dimm_bar:
  706. READ_SPD(5) /* get # of Ranks */
  707. beq spd_read_fail
  708. andi. r7,r3,0x7
  709. addi r7,r7,1
  710. READ_SPD(31) /* Read DIMM rank density */
  711. beq spd_read_fail
  712. rlwinm r5,r3,27,29,31
  713. rlwinm r6,r3,3,24,28
  714. or r5,r6,r5 /* r5 = Normalized Rank Density byte */
  715. lis r8, 0x0080 /* 128MB >> 4 */
  716. mullw r8,r8,r5 /* r8 = (rank_size >> 4) */
  717. mullw r8,r8,r7 /* r8 = (DIMM_size >> 4) */
  718. neg r7,r8
  719. rlwinm r7,r7,28,4,31
  720. or r7,r7,r11 /* set ADDR field */
  721. rlwinm r8,r8,12,20,31
  722. add r11,r11,r8 /* set Base Addr for next DIMM */
  723. cmpi 0,0,r10,SPD_DIMM0
  724. bne set_dimm1_size
  725. stw r7,SD_D0_BAR(r4)
  726. sync
  727. li r10,SPD_DIMM1
  728. READ_SPD(0)
  729. bne do_each_dimm
  730. b spd_done
  731. set_dimm1_size:
  732. stw r7,SD_D1_BAR(r4)
  733. sync
  734. spd_done:
  735. blr
  736. check_next_slot:
  737. cmpi 0,0,r10,SPD_DIMM1
  738. beq spd_read_fail
  739. li r10,SPD_DIMM1
  740. b do_first_dimm
  741. spd_read_fail:
  742. ori r3,r0,0xdead
  743. b err_hung
  744. spd_fail:
  745. li r3,0x0bad
  746. sync
  747. err_hung: /* hang here for debugging */
  748. nop
  749. nop
  750. b err_hung
  751. #endif /* !SDC_HARDCODED_INIT */