flagadm.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134
  1. /*
  2. * (C) Copyright 2001
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <mpc8xx.h>
  9. #define _NOT_USED_ 0xFFFFFFFF
  10. /*Orginal table, GPL4 disabled*/
  11. const uint sdram_table[] =
  12. {
  13. /* single read (offset 0x00 in upm ram) */
  14. 0x1f07cc04, 0xeeaeec04, 0x11adcc04, 0xefbbac00,
  15. 0x1ff74c47,
  16. /* Precharge */
  17. 0x1FF74C05,
  18. _NOT_USED_,
  19. _NOT_USED_,
  20. /* burst read (offset 0x08 in upm ram) */
  21. 0x1f07cc04, 0xeeaeec04, 0x00adcc04, 0x00afcc00,
  22. 0x00afcc00, 0x01afcc00, 0x0fbb8c00, 0x1ff74c47,
  23. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  24. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  25. /* single write (offset 0x18 in upm ram) */
  26. 0x1f27cc04, 0xeeaeac00, 0x01b90c04, 0x1ff74c47,
  27. /* Load moderegister */
  28. 0x1FF74C34, /*Precharge*/
  29. 0xEFEA8C34, /*NOP*/
  30. 0x1FB54C35, /*Load moderegister*/
  31. _NOT_USED_,
  32. /* burst write (offset 0x20 in upm ram) */
  33. 0x1f07cc04, 0xeeaeac00, 0x00ad4c00, 0x00afcc00,
  34. 0x00afcc00, 0x01bb8c04, 0x1ff74c47, _NOT_USED_,
  35. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  36. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  37. /* refresh (offset 0x30 in upm ram) */
  38. 0x1ff5cc84, 0xffffec04, 0xffffec04, 0xffffec04,
  39. 0xffffec84, 0xffffec07, _NOT_USED_, _NOT_USED_,
  40. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  41. /* exception (offset 0x3C in upm ram) */
  42. 0x7fffec07, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  43. };
  44. /* GPL5 driven every cycle */
  45. /* the display and the DSP */
  46. const uint dsp_disp_table[] =
  47. {
  48. /* single read (offset 0x00 in upm ram) */
  49. 0xffffc80c, 0xffffc004, 0x0fffc004, 0x0fffd004,
  50. 0x0fffc000, 0x0fffc004, 0x3fffc004, 0xffffcc05,
  51. /* burst read (offset 0x08 in upm ram) */
  52. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  53. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  54. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  55. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  56. /* single write (offset 0x18 in upm ram) */
  57. 0xffffcc0c, 0xffffc004, 0x0fffc004, 0x0fffd004,
  58. 0x0fffc000, 0x0fffc004, 0x7fffc004, 0xfffffc05,
  59. /* burst write (offset 0x20 in upm ram) */
  60. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  61. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  62. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  63. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  64. /* refresh (offset 0x30 in upm ram) */
  65. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  66. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  67. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  68. /* exception (offset 0x3C in upm ram) */
  69. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  70. };
  71. int checkboard (void)
  72. {
  73. puts ("Board: FlagaDM V3.0\n");
  74. return 0;
  75. }
  76. phys_size_t initdram (int board_type)
  77. {
  78. volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
  79. volatile memctl8xx_t *memctl = &immap->im_memctl;
  80. long int size_b0;
  81. memctl->memc_or2 = CONFIG_SYS_OR2;
  82. memctl->memc_br2 = CONFIG_SYS_BR2;
  83. udelay(100);
  84. upmconfig(UPMA, (uint *)sdram_table, sizeof(sdram_table)/sizeof(uint));
  85. memctl->memc_mptpr = MPTPR_PTP_DIV16;
  86. memctl->memc_mamr = CONFIG_SYS_MAMR_48_SDR | MAMR_TLFA_1X;
  87. /*Do the initialization of the SDRAM*/
  88. /*Start with the precharge cycle*/
  89. memctl->memc_mcr = (MCR_OP_RUN | MCR_UPM_A | MCR_MB_CS2 | \
  90. MCR_MLCF(1) | MCR_MAD(0x5));
  91. /*Then we need two refresh cycles*/
  92. memctl->memc_mamr = CONFIG_SYS_MAMR_48_SDR | MAMR_TLFA_2X;
  93. memctl->memc_mcr = (MCR_OP_RUN | MCR_UPM_A | MCR_MB_CS2 | \
  94. MCR_MLCF(2) | MCR_MAD(0x30));
  95. /*Mode register programming*/
  96. memctl->memc_mar = 0x00000088; /*CAS Latency = 2 and burst length = 4*/
  97. memctl->memc_mcr = (MCR_OP_RUN | MCR_UPM_A | MCR_MB_CS2 | \
  98. MCR_MLCF(1) | MCR_MAD(0x1C));
  99. /* That should do it, just enable the periodic refresh in burst of 4*/
  100. memctl->memc_mamr = CONFIG_SYS_MAMR_48_SDR | MAMR_TLFA_4X;
  101. memctl->memc_mamr |= (MAMR_PTAE | MAMR_GPL_A4DIS);
  102. size_b0 = 16*1024*1024;
  103. /*
  104. * No bank 1 or 3
  105. * invalidate bank
  106. */
  107. memctl->memc_br1 = 0;
  108. memctl->memc_br3 = 0;
  109. upmconfig(UPMB, (uint *)dsp_disp_table, sizeof(dsp_disp_table)/sizeof(uint));
  110. memctl->memc_mbmr = MBMR_GPL_B4DIS;
  111. memctl->memc_or4 = CONFIG_SYS_OR4;
  112. memctl->memc_br4 = CONFIG_SYS_BR4;
  113. return (size_b0);
  114. }