fads.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468
  1. /*
  2. * (C) Copyright 2000-2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * Derived from FADS860T definitions by Magnus Damm, Helmut Buchsbaum,
  6. * and Dan Malek
  7. *
  8. * Modified by, Yuli Barcohen, Arabella Software Ltd., yuli@arabellasw.com
  9. *
  10. * This header file contains values common to all FADS family boards.
  11. *
  12. * SPDX-License-Identifier: GPL-2.0+
  13. */
  14. /****************************************************************************
  15. * Flash Memory Map as used by U-Boot:
  16. *
  17. * Start Address Length
  18. * +-----------------------+ 0xFE00_0000 Start of Flash -----------------
  19. * | | 0xFE00_0100 Reset Vector
  20. * + + 0xFE0?_????
  21. * | U-Boot code |
  22. * | |
  23. * +-----------------------+ 0xFE04_0000 (sector border)
  24. * | |
  25. * | |
  26. * | U-Boot environment |
  27. * | | ^
  28. * | | | U-Boot
  29. * +=======================+ 0xFE08_0000 (sector border) -----------------
  30. * | Available | | Applications
  31. * | ... | v
  32. *
  33. *****************************************************************************/
  34. #if 0
  35. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  36. #else
  37. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  38. #endif
  39. #define CONFIG_ENV_OVERWRITE
  40. #define CONFIG_NFSBOOTCOMMAND \
  41. "dhcp;" \
  42. "setenv bootargs root=/dev/nfs rw nfsroot=$rootpath " \
  43. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:eth0:off;" \
  44. "bootm"
  45. #define CONFIG_BOOTCOMMAND \
  46. "setenv bootargs root=/dev/mtdblock2 rw mtdparts=phys:1280K(ROM)ro,-(root) "\
  47. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:eth0:off;" \
  48. "bootm fe080000"
  49. #undef CONFIG_BOOTARGS
  50. #undef CONFIG_WATCHDOG /* watchdog disabled */
  51. #if !defined(CONFIG_MPC885ADS)
  52. #define CONFIG_BZIP2 /* include support for bzip2 compressed images */
  53. #endif
  54. /*
  55. * New MPC86xADS and MPC885ADS provide two Ethernet connectivity options:
  56. * 10Mbit/s on SCC and 100Mbit/s on FEC. FADS provides SCC Ethernet on
  57. * motherboard and FEC Ethernet on daughterboard. All new PQ1 chips have
  58. * got FEC so FEC is the default.
  59. */
  60. #undef CONFIG_SCC1_ENET /* Disable SCC1 ethernet */
  61. #define CONFIG_FEC_ENET /* Use FEC ethernet */
  62. #if defined(CONFIG_SCC1_ENET) && defined(CONFIG_FEC_ENET)
  63. #error Both CONFIG_SCC1_ENET and CONFIG_FEC_ENET configured
  64. #endif
  65. #ifdef CONFIG_FEC_ENET
  66. #define CONFIG_SYS_DISCOVER_PHY
  67. #define CONFIG_MII_INIT 1
  68. #endif
  69. /*
  70. * BOOTP options
  71. */
  72. #define CONFIG_BOOTP_BOOTFILESIZE
  73. #define CONFIG_BOOTP_BOOTPATH
  74. #define CONFIG_BOOTP_GATEWAY
  75. #define CONFIG_BOOTP_HOSTNAME
  76. #if !defined(FADS_COMMANDS_ALREADY_DEFINED)
  77. /*
  78. * Command line configuration.
  79. */
  80. #include <config_cmd_default.h>
  81. #define CONFIG_CMD_ASKENV
  82. #define CONFIG_CMD_DHCP
  83. #define CONFIG_CMD_ECHO
  84. #define CONFIG_CMD_IMMAP
  85. #define CONFIG_CMD_JFFS2
  86. #define CONFIG_CMD_MII
  87. #define CONFIG_CMD_PCMCIA
  88. #define CONFIG_CMD_PING
  89. #endif
  90. /*
  91. * Miscellaneous configurable options
  92. */
  93. #define CONFIG_SYS_HUSH_PARSER
  94. #define CONFIG_SYS_LONGHELP /* #undef to save memory */
  95. #if defined(CONFIG_CMD_KGDB)
  96. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  97. #else
  98. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  99. #endif
  100. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
  101. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  102. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  103. #define CONFIG_SYS_LOAD_ADDR 0x00100000
  104. /*
  105. * Low Level Configuration Settings
  106. * (address mappings, register initial values, etc.)
  107. * You should know what you are doing if you make changes here.
  108. */
  109. /*-----------------------------------------------------------------------
  110. * Internal Memory Mapped Register
  111. */
  112. #define CONFIG_SYS_IMMR 0xFF000000
  113. /*-----------------------------------------------------------------------
  114. * Definitions for initial stack pointer and data area (in DPRAM)
  115. */
  116. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  117. #define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
  118. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  119. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  120. /*-----------------------------------------------------------------------
  121. * Start addresses for the final memory configuration
  122. * (Set up by the startup code)
  123. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  124. */
  125. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  126. #if defined(CONFIG_MPC86xADS) || defined(CONFIG_MPC885ADS) /* New ADS or Duet */
  127. #define CONFIG_SYS_SDRAM_SIZE 0x00800000 /* 8 Mbyte */
  128. /*
  129. * 2048 SDRAM rows
  130. * 1000 factor s -> ms
  131. * 64 PTP (pre-divider from MPTPR) from SDRAM example configuration
  132. * 4 Number of refresh cycles per period
  133. * 64 Refresh cycle in ms per number of rows
  134. */
  135. #define CONFIG_SYS_PTA_PER_CLK ((2048 * 64 * 1000) / (4 * 64))
  136. #elif defined(CONFIG_FADS) /* Old/new FADS */
  137. #define CONFIG_SYS_SDRAM_SIZE 0x00400000 /* 4 Mbyte */
  138. #else /* Old ADS */
  139. #define CONFIG_SYS_SDRAM_SIZE 0x00000000 /* No SDRAM */
  140. #endif
  141. #define CONFIG_SYS_MEMTEST_START 0x0100000 /* memtest works on */
  142. #if (CONFIG_SYS_SDRAM_SIZE)
  143. #define CONFIG_SYS_MEMTEST_END CONFIG_SYS_SDRAM_SIZE /* 1 ... SDRAM_SIZE */
  144. #else
  145. #define CONFIG_SYS_MEMTEST_END 0x0400000 /* 1 ... 4 MB in DRAM */
  146. #endif /* CONFIG_SYS_SDRAM_SIZE */
  147. /*
  148. * For booting Linux, the board info and command line data
  149. * have to be in the first 8 MB of memory, since this is
  150. * the maximum mapped by the Linux kernel during initialization.
  151. */
  152. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  153. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  154. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 KB for monitor */
  155. #ifdef CONFIG_BZIP2
  156. #define CONFIG_SYS_MALLOC_LEN (2500 << 10) /* Reserve ~2.5 MB for malloc() */
  157. #else
  158. #define CONFIG_SYS_MALLOC_LEN (384 << 10) /* Reserve 384 kB for malloc() */
  159. #endif /* CONFIG_BZIP2 */
  160. /*-----------------------------------------------------------------------
  161. * Flash organization
  162. */
  163. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_MONITOR_BASE
  164. #define CONFIG_SYS_FLASH_SIZE ((uint)(8 * 1024 * 1024)) /* max 8Mbyte */
  165. #define CONFIG_SYS_MAX_FLASH_BANKS 4 /* max number of memory banks */
  166. #define CONFIG_SYS_MAX_FLASH_SECT 8 /* max number of sectors on one chip */
  167. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  168. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  169. #define CONFIG_ENV_IS_IN_FLASH 1
  170. #define CONFIG_ENV_SECT_SIZE 0x40000 /* see README - env sector total size */
  171. #define CONFIG_ENV_OFFSET CONFIG_ENV_SECT_SIZE
  172. #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment */
  173. #define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
  174. #define CONFIG_SYS_DIRECT_FLASH_TFTP
  175. #if defined(CONFIG_CMD_JFFS2)
  176. /*
  177. * JFFS2 partitions
  178. *
  179. */
  180. /* No command line, one static partition, whole device */
  181. #undef CONFIG_CMD_MTDPARTS
  182. #define CONFIG_JFFS2_DEV "nor0"
  183. #define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
  184. #define CONFIG_JFFS2_PART_OFFSET 0x00000000
  185. /* mtdparts command line support */
  186. /* Note: fake mtd_id used, no linux mtd map file */
  187. /*
  188. #define CONFIG_CMD_MTDPARTS
  189. #define MTDIDS_DEFAULT "nor0=fads0,nor1=fads-1,nor2=fads-2,nor3=fads-3"
  190. #define MTDPARTS_DEFAULT "mtdparts=fads-0:-@1m(user1),fads-1:-(user2),fads-2:-(user3),fads-3:-(user4)"
  191. */
  192. #define CONFIG_SYS_JFFS2_SORT_FRAGMENTS
  193. #endif
  194. /*-----------------------------------------------------------------------
  195. * Cache Configuration
  196. */
  197. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  198. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  199. /*-----------------------------------------------------------------------
  200. * I2C configuration
  201. */
  202. #if defined(CONFIG_CMD_I2C)
  203. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  204. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address defaults */
  205. #define CONFIG_SYS_I2C_SLAVE 0x7F
  206. #endif
  207. /*-----------------------------------------------------------------------
  208. * SYPCR - System Protection Control 11-9
  209. * SYPCR can only be written once after reset!
  210. *-----------------------------------------------------------------------
  211. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  212. */
  213. #if defined(CONFIG_WATCHDOG)
  214. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  215. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  216. #else
  217. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  218. #endif
  219. /*-----------------------------------------------------------------------
  220. * SIUMCR - SIU Module Configuration 11-6
  221. *-----------------------------------------------------------------------
  222. * PCMCIA config., multi-function pin tri-state
  223. */
  224. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  225. /*-----------------------------------------------------------------------
  226. * TBSCR - Time Base Status and Control 11-26
  227. *-----------------------------------------------------------------------
  228. * Clear Reference Interrupt Status, Timebase freezing enabled
  229. */
  230. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
  231. /*-----------------------------------------------------------------------
  232. * PISCR - Periodic Interrupt Status and Control 11-31
  233. *-----------------------------------------------------------------------
  234. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  235. */
  236. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  237. /*-----------------------------------------------------------------------
  238. * SCCR - System Clock and reset Control Register 15-27
  239. *-----------------------------------------------------------------------
  240. * Set clock output, timebase and RTC source and divider,
  241. * power management and some other internal clocks
  242. */
  243. #define SCCR_MASK SCCR_EBDF11
  244. #define CONFIG_SYS_SCCR SCCR_TBS
  245. /*-----------------------------------------------------------------------
  246. * DER - Debug Enable Register
  247. *-----------------------------------------------------------------------
  248. * Set to zero to prevent the processor from entering debug mode
  249. */
  250. #define CONFIG_SYS_DER 0
  251. /* Because of the way the 860 starts up and assigns CS0 the entire
  252. * address space, we have to set the memory controller differently.
  253. * Normally, you write the option register first, and then enable the
  254. * chip select by writing the base register. For CS0, you must write
  255. * the base register first, followed by the option register.
  256. */
  257. /*
  258. * Init Memory Controller:
  259. *
  260. * BR0/OR0 (Flash)
  261. * BR1/OR1 (BCSR)
  262. */
  263. /* the other CS:s are determined by looking at parameters in BCSRx */
  264. #define BCSR_ADDR ((uint) 0xFF080000)
  265. #define CONFIG_SYS_PRELIM_OR_AM 0xFF800000 /* OR addr mask */
  266. /* FLASH timing: ACS = 10, TRLX = 1, CSNT = 1, SCY = 3, EHTR = 0 */
  267. #define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV4 | OR_BI | OR_SCY_3_CLK | OR_TRLX)
  268. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH) /* 8 Mbyte until detected */
  269. #define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BR_BA_MSK) | BR_V )
  270. /* BCSRx - Board Control and Status Registers */
  271. #define CONFIG_SYS_OR1_PRELIM 0xFFFF8110 /* 64Kbyte address space */
  272. #define CONFIG_SYS_BR1_PRELIM ((BCSR_ADDR) | BR_V)
  273. /* values according to the manual */
  274. #define BCSR0 ((uint) (BCSR_ADDR + 0x00))
  275. #define BCSR1 ((uint) (BCSR_ADDR + 0x04))
  276. #define BCSR2 ((uint) (BCSR_ADDR + 0x08))
  277. #define BCSR3 ((uint) (BCSR_ADDR + 0x0c))
  278. #define BCSR4 ((uint) (BCSR_ADDR + 0x10))
  279. /*
  280. * (F)ADS bitvalues by Helmut Buchsbaum
  281. *
  282. * See User's Manual for a proper
  283. * description of the following structures
  284. */
  285. #define BCSR0_ERB ((uint)0x80000000)
  286. #define BCSR0_IP ((uint)0x40000000)
  287. #define BCSR0_BDIS ((uint)0x10000000)
  288. #define BCSR0_BPS_MASK ((uint)0x0C000000)
  289. #define BCSR0_ISB_MASK ((uint)0x01800000)
  290. #define BCSR0_DBGC_MASK ((uint)0x00600000)
  291. #define BCSR0_DBPC_MASK ((uint)0x00180000)
  292. #define BCSR0_EBDF_MASK ((uint)0x00060000)
  293. #define BCSR1_FLASH_EN ((uint)0x80000000)
  294. #define BCSR1_DRAM_EN ((uint)0x40000000)
  295. #define BCSR1_ETHEN ((uint)0x20000000)
  296. #define BCSR1_IRDEN ((uint)0x10000000)
  297. #define BCSR1_FLASH_CFG_EN ((uint)0x08000000)
  298. #define BCSR1_CNT_REG_EN_PROTECT ((uint)0x04000000)
  299. #define BCSR1_BCSR_EN ((uint)0x02000000)
  300. #define BCSR1_RS232EN_1 ((uint)0x01000000)
  301. #define BCSR1_PCCEN ((uint)0x00800000)
  302. #define BCSR1_PCCVCC0 ((uint)0x00400000)
  303. #define BCSR1_PCCVPP_MASK ((uint)0x00300000)
  304. #define BCSR1_DRAM_HALF_WORD ((uint)0x00080000)
  305. #define BCSR1_RS232EN_2 ((uint)0x00040000)
  306. #define BCSR1_SDRAM_EN ((uint)0x00020000)
  307. #define BCSR1_PCCVCC1 ((uint)0x00010000)
  308. #define BCSR1_PCCVCCON BCSR1_PCCVCC0
  309. #define BCSR2_FLASH_PD_MASK ((uint)0xF0000000)
  310. #define BCSR2_FLASH_PD_SHIFT 28
  311. #define BCSR2_DRAM_PD_MASK ((uint)0x07800000)
  312. #define BCSR2_DRAM_PD_SHIFT 23
  313. #define BCSR2_EXTTOLI_MASK ((uint)0x00780000)
  314. #define BCSR2_DBREVNR_MASK ((uint)0x00030000)
  315. #define BCSR3_DBID_MASK ((ushort)0x3800)
  316. #define BCSR3_CNT_REG_EN_PROTECT ((ushort)0x0400)
  317. #define BCSR3_BREVNR0 ((ushort)0x0080)
  318. #define BCSR3_FLASH_PD_MASK ((ushort)0x0070)
  319. #define BCSR3_BREVN1 ((ushort)0x0008)
  320. #define BCSR3_BREVN2_MASK ((ushort)0x0003)
  321. #define BCSR4_ETHLOOP ((uint)0x80000000)
  322. #define BCSR4_TFPLDL ((uint)0x40000000)
  323. #define BCSR4_TPSQEL ((uint)0x20000000)
  324. #define BCSR4_SIGNAL_LAMP ((uint)0x10000000)
  325. #if defined(CONFIG_MPC823)
  326. #define BCSR4_USB_EN ((uint)0x08000000)
  327. #define BCSR4_USB_SPEED ((uint)0x04000000)
  328. #define BCSR4_VCCO ((uint)0x02000000)
  329. #define BCSR4_VIDEO_ON ((uint)0x00800000)
  330. #define BCSR4_VDO_EKT_CLK_EN ((uint)0x00400000)
  331. #define BCSR4_VIDEO_RST ((uint)0x00200000)
  332. #define BCSR4_MODEM_EN ((uint)0x00100000)
  333. #define BCSR4_DATA_VOICE ((uint)0x00080000)
  334. #elif defined(CONFIG_MPC850)
  335. #define BCSR4_DATA_VOICE ((uint)0x00080000)
  336. #elif defined(CONFIG_MPC860SAR)
  337. #define BCSR4_UTOPIA_EN ((uint)0x08000000)
  338. #else /* MPC860T and other chips with FEC */
  339. #define BCSR4_FETH_EN ((uint)0x08000000)
  340. #define BCSR4_FETHCFG0 ((uint)0x04000000)
  341. #define BCSR4_FETHFDE ((uint)0x02000000)
  342. #define BCSR4_FETHCFG1 ((uint)0x00400000)
  343. #define BCSR4_FETHRST ((uint)0x00200000)
  344. #endif
  345. /* BSCR5 exists on MPC86xADS and MPC885ADS only */
  346. #define CONFIG_SYS_PHYDEV_ADDR (BCSR_ADDR + 0x20000)
  347. #define BCSR5 (CONFIG_SYS_PHYDEV_ADDR + 0x300)
  348. #define BCSR5_MII2_EN 0x40
  349. #define BCSR5_MII2_RST 0x20
  350. #define BCSR5_T1_RST 0x10
  351. #define BCSR5_ATM155_RST 0x08
  352. #define BCSR5_ATM25_RST 0x04
  353. #define BCSR5_MII1_EN 0x02
  354. #define BCSR5_MII1_RST 0x01
  355. /* We don't use the 8259.
  356. */
  357. #define NR_8259_INTS 0
  358. /*-----------------------------------------------------------------------
  359. * PCMCIA stuff
  360. *-----------------------------------------------------------------------
  361. */
  362. #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
  363. #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
  364. #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
  365. #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
  366. #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
  367. #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  368. #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
  369. #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
  370. /*-----------------------------------------------------------------------
  371. * IDE/ATA stuff
  372. *-----------------------------------------------------------------------
  373. */
  374. #define CONFIG_MAC_PARTITION 1
  375. #define CONFIG_DOS_PARTITION 1
  376. #define CONFIG_ISO_PARTITION 1
  377. #undef CONFIG_ATAPI
  378. #if 0 /* does not make sense when CONFIG_CMD_IDE is not enabled, too */
  379. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  380. #endif
  381. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  382. #undef CONFIG_IDE_LED /* LED for ide not supported */
  383. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  384. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 2 IDE busses */
  385. #define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
  386. #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
  387. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  388. /* Offset for data I/O */
  389. #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  390. /* Offset for normal register accesses */
  391. #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  392. /* Offset for alternate registers */
  393. #define CONFIG_SYS_ATA_ALT_OFFSET 0x0000
  394. #define CONFIG_DISK_SPINUP_TIME 1000000
  395. /* #undef CONFIG_DISK_SPINUP_TIME */ /* usin Compact Flash */