esteem192e.c 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225
  1. /*
  2. * (C) Copyright 2000
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. *
  7. * Modified By Conn Clark to work with Esteem 192E 7/31/00
  8. */
  9. #include <common.h>
  10. #include <mpc8xx.h>
  11. /* ------------------------------------------------------------------------- */
  12. #define _NOT_USED_ 0xFFFFFFFF
  13. const uint sdram_table[] = {
  14. /*
  15. * Single Read. (Offset 0 in UPMA RAM)
  16. *
  17. * active, NOP, read, precharge, NOP */
  18. 0x0F27CC04, 0x0EAECC04, 0x00B98C04, 0x00F74C00,
  19. 0x11FFCC05, /* last */
  20. /*
  21. * SDRAM Initialization (offset 5 in UPMA RAM)
  22. *
  23. * This is no UPM entry point. The following definition uses
  24. * the remaining space to establish an initialization
  25. * sequence, which is executed by a RUN command.
  26. * NOP, Program
  27. */
  28. 0x0F0A8C34, 0x1F354C37, /* last */
  29. _NOT_USED_, /* Not used */
  30. /*
  31. * Burst Read. (Offset 8 in UPMA RAM)
  32. * active, NOP, read, NOP, NOP, NOP, NOP, NOP */
  33. 0x0F37CC04, 0x0EFECC04, 0x00FDCC04, 0x00FFCC00,
  34. 0x00FFCC00, 0x01FFCC00, 0x0FFFCC00, 0x1FFFCC05, /* last */
  35. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  36. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  37. /*
  38. * Single Write. (Offset 18 in UPMA RAM)
  39. * active, NOP, write, NOP, precharge, NOP */
  40. 0x0F27CC04, 0x0EAE8C00, 0x01BD4C04, 0x0FFB8C04,
  41. 0x0FF74C04, 0x1FFFCC05, /* last */
  42. _NOT_USED_, _NOT_USED_,
  43. /*
  44. * Burst Write. (Offset 20 in UPMA RAM)
  45. * active, NOP, write, NOP, NOP, NOP, NOP, NOP */
  46. 0x0F37CC04, 0x0EFE8C00, 0x00FD4C00, 0x00FFCC00,
  47. 0x00FFCC00, 0x01FFCC04, 0x0FFFCC04, 0x1FFFCC05, /* last */
  48. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  49. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  50. /*
  51. * Refresh (Offset 30 in UPMA RAM)
  52. * precharge, NOP, auto_ref, NOP, NOP, NOP */
  53. 0x0FF74C34, 0x0FFACCB4, 0x0FF5CC34, 0x0FFFCC34,
  54. 0x0FFFCCB4, 0x1FFFCC35, /* last */
  55. _NOT_USED_, _NOT_USED_,
  56. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  57. /*
  58. * Exception. (Offset 3c in UPMA RAM)
  59. */
  60. 0x0FFB8C00, 0x1FF74C03, /* last */
  61. _NOT_USED_, _NOT_USED_
  62. };
  63. /* ------------------------------------------------------------------------- */
  64. /*
  65. * Check Board Identity:
  66. */
  67. int checkboard (void)
  68. {
  69. puts ("Board: Esteem 192E\n");
  70. return (0);
  71. }
  72. /* ------------------------------------------------------------------------- */
  73. phys_size_t initdram (int board_type)
  74. {
  75. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  76. volatile memctl8xx_t *memctl = &immap->im_memctl;
  77. long int size_b0, size_b1;
  78. /*
  79. * Explain frequency of refresh here
  80. */
  81. memctl->memc_mptpr = 0x0200; /* divide by 32 */
  82. memctl->memc_mamr = 0x18003112; /*CONFIG_SYS_MAMR_8COL; */ /* 0x18005112 TODO: explain here */
  83. upmconfig (UPMA, (uint *) sdram_table,
  84. sizeof (sdram_table) / sizeof (uint));
  85. /*
  86. * Map cs 2 and 3 to the SDRAM banks 0 and 1 at
  87. * preliminary addresses - these have to be modified after the
  88. * SDRAM size has been determined.
  89. */
  90. memctl->memc_or2 = CONFIG_SYS_OR2_PRELIM; /* not defined yet */
  91. memctl->memc_br2 = CONFIG_SYS_BR2_PRELIM;
  92. memctl->memc_or3 = CONFIG_SYS_OR3_PRELIM;
  93. memctl->memc_br3 = CONFIG_SYS_BR3_PRELIM;
  94. /* perform SDRAM initializsation sequence */
  95. memctl->memc_mar = 0x00000088;
  96. memctl->memc_mcr = 0x80004830; /* SDRAM bank 0 execute 8 refresh */
  97. memctl->memc_mcr = 0x80004105; /* SDRAM bank 0 */
  98. memctl->memc_mcr = 0x80006830; /* SDRAM bank 1 execute 8 refresh */
  99. memctl->memc_mcr = 0x80006105; /* SDRAM bank 1 */
  100. memctl->memc_mamr = CONFIG_SYS_MAMR_8COL; /* 0x18803112 start refresh timer TODO: explain here */
  101. /* printf ("banks 0 and 1 are programed\n"); */
  102. /*
  103. * Check Bank 0 Memory Size for re-configuration
  104. *
  105. */
  106. size_b0 = get_ram_size ( (long *)SDRAM_BASE2_PRELIM, SDRAM_MAX_SIZE);
  107. size_b1 = get_ram_size ( (long *)SDRAM_BASE3_PRELIM, SDRAM_MAX_SIZE);
  108. printf ("\nbank 0 size %lu\nbank 1 size %lu\n", size_b0, size_b1);
  109. /* printf ("bank 1 size %u\n",size_b1); */
  110. if (size_b1 == 0) {
  111. /*
  112. * Adjust refresh rate if bank 0 isn't stuffed
  113. */
  114. memctl->memc_mptpr = 0x0400; /* divide by 64 */
  115. memctl->memc_br3 &= 0x0FFFFFFFE;
  116. /*
  117. * Adjust OR2 for size of bank 0
  118. */
  119. memctl->memc_or2 |= 7 * size_b0;
  120. } else {
  121. if (size_b0 < size_b1) {
  122. memctl->memc_br2 &= 0x00007FFE;
  123. memctl->memc_br3 &= 0x00007FFF;
  124. /*
  125. * Adjust OR3 for size of bank 1
  126. */
  127. memctl->memc_or3 |= 15 * size_b1;
  128. /*
  129. * Adjust OR2 for size of bank 0
  130. */
  131. memctl->memc_or2 |= 15 * size_b0;
  132. memctl->memc_br2 += (size_b1 + 1);
  133. } else {
  134. memctl->memc_br3 &= 0x00007FFE;
  135. /*
  136. * Adjust OR2 for size of bank 0
  137. */
  138. memctl->memc_or2 |= 15 * size_b0;
  139. /*
  140. * Adjust OR3 for size of bank 1
  141. */
  142. memctl->memc_or3 |= 15 * size_b1;
  143. memctl->memc_br3 += (size_b0 + 1);
  144. }
  145. }
  146. /* before leaving set all unused i/o pins to outputs */
  147. /*
  148. * --*Unused Pin List*--
  149. *
  150. * group/port bit number
  151. * IP_B 0,1,3,4,5 Taken care of in pcmcia-cs-x.x.xx
  152. * PA 5,7,8,9,14,15
  153. * PB 22,23,31
  154. * PC 4,5,6,7,10,11,12,13,14,15
  155. * PD 5,6,7
  156. *
  157. */
  158. /*
  159. * --*Pin Used for I/O List*--
  160. *
  161. * port input bit number output bit number either
  162. * PB 18,26,27
  163. * PD 3,4 8,9,10,11,12,13,14,15
  164. *
  165. */
  166. immap->im_ioport.iop_papar &= ~0x05C3; /* set pins as io */
  167. immap->im_ioport.iop_padir |= 0x05C3; /* set pins as output */
  168. immap->im_ioport.iop_paodr &= 0x0008; /* config pins 9 & 14 as normal outputs */
  169. immap->im_ioport.iop_padat |= 0x05C3; /* set unused pins as high */
  170. immap->im_cpm.cp_pbpar &= ~0x00001331; /* set unused port b pins as io */
  171. immap->im_cpm.cp_pbdir |= 0x00001331; /* set unused port b pins as output */
  172. immap->im_cpm.cp_pbodr &= ~0x00001331; /* config bits 18,22,23,26,27 & 31 as normal outputs */
  173. immap->im_cpm.cp_pbdat |= 0x00001331; /* set T/E LED, /NV_CS, & /POWER_ADJ_CS and the rest to a high */
  174. immap->im_ioport.iop_pcpar &= ~0x0F3F; /* set unused port c pins as io */
  175. immap->im_ioport.iop_pcdir |= 0x0F3F; /* set unused port c pins as output */
  176. immap->im_ioport.iop_pcso &= ~0x0F3F; /* clear special purpose bit for unused port c pins for clarity */
  177. immap->im_ioport.iop_pcdat |= 0x0F3F; /* set unused port c pins high */
  178. immap->im_ioport.iop_pdpar &= 0xE000; /* set pins as io */
  179. immap->im_ioport.iop_pddir &= 0xE000; /* set bit 3 & 4 as inputs */
  180. immap->im_ioport.iop_pddir |= 0x07FF; /* set bits 5 - 15 as outputs */
  181. immap->im_ioport.iop_pddat = 0x0055; /* set alternating pattern on test port */
  182. return (size_b0 + size_b1);
  183. }