fpga.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167
  1. /*
  2. * (C) Copyright 2006
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * (C) Copyright 2001-2004
  6. * Matthias Fuchs, esd gmbh germany, matthias.fuchs@esd-electronics.com
  7. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <common.h>
  12. #include <asm/processor.h>
  13. #include <command.h>
  14. /* ------------------------------------------------------------------------- */
  15. #ifdef FPGA_DEBUG
  16. #define DBG(x...) printf(x)
  17. #else
  18. #define DBG(x...)
  19. #endif /* DEBUG */
  20. #define FPGA_PRG CONFIG_SYS_FPGA_PRG /* FPGA program pin (cpu output)*/
  21. #define FPGA_CLK CONFIG_SYS_FPGA_CLK /* FPGA clk pin (cpu output) */
  22. #define FPGA_DATA CONFIG_SYS_FPGA_DATA /* FPGA data pin (cpu output) */
  23. #define FPGA_DONE CONFIG_SYS_FPGA_DONE /* FPGA done pin (cpu input) */
  24. #define FPGA_INIT CONFIG_SYS_FPGA_INIT /* FPGA init pin (cpu input) */
  25. #define ERROR_FPGA_PRG_INIT_LOW -1 /* Timeout after PRG* asserted */
  26. #define ERROR_FPGA_PRG_INIT_HIGH -2 /* Timeout after PRG* deasserted */
  27. #define ERROR_FPGA_PRG_DONE -3 /* Timeout after programming */
  28. #ifndef OLD_VAL
  29. # define OLD_VAL 0
  30. #endif
  31. #if 0 /* test-only */
  32. #define FPGA_WRITE_1 { \
  33. SET_FPGA(OLD_VAL | FPGA_PRG | 0 | FPGA_DATA); /* set clock to 0 */ \
  34. SET_FPGA(OLD_VAL | FPGA_PRG | 0 | FPGA_DATA); /* set data to 1 */ \
  35. SET_FPGA(OLD_VAL | FPGA_PRG | FPGA_CLK | FPGA_DATA); /* set clock to 1 */ \
  36. SET_FPGA(OLD_VAL | FPGA_PRG | FPGA_CLK | FPGA_DATA);} /* set data to 1 */
  37. #define FPGA_WRITE_0 { \
  38. SET_FPGA(OLD_VAL | FPGA_PRG | 0 | FPGA_DATA); /* set clock to 0 */ \
  39. SET_FPGA(OLD_VAL | FPGA_PRG | 0 | 0 ); /* set data to 0 */ \
  40. SET_FPGA(OLD_VAL | FPGA_PRG | FPGA_CLK | 0 ); /* set clock to 1 */ \
  41. SET_FPGA(OLD_VAL | FPGA_PRG | FPGA_CLK | FPGA_DATA);} /* set data to 1 */
  42. #else
  43. #define FPGA_WRITE_1 { \
  44. SET_FPGA(OLD_VAL | FPGA_PRG | 0 | FPGA_DATA); /* set data to 1 */ \
  45. SET_FPGA(OLD_VAL | FPGA_PRG | FPGA_CLK | FPGA_DATA);} /* set data to 1 */
  46. #define FPGA_WRITE_0 { \
  47. SET_FPGA(OLD_VAL | FPGA_PRG | 0 | 0 ); /* set data to 0 */ \
  48. SET_FPGA(OLD_VAL | FPGA_PRG | FPGA_CLK | 0 );} /* set data to 1 */
  49. #endif
  50. static int fpga_boot(unsigned char *fpgadata, int size)
  51. {
  52. int i,index,len;
  53. int count;
  54. int j;
  55. /* display infos on fpgaimage */
  56. index = 15;
  57. for (i=0; i<4; i++) {
  58. len = fpgadata[index];
  59. DBG("FPGA: %s\n", &(fpgadata[index+1]));
  60. index += len+3;
  61. }
  62. /* search for preamble 0xFFFFFFFF */
  63. while (1) {
  64. if ((fpgadata[index] == 0xff) && (fpgadata[index+1] == 0xff) &&
  65. (fpgadata[index+2] == 0xff) && (fpgadata[index+3] == 0xff))
  66. break; /* preamble found */
  67. else
  68. index++;
  69. }
  70. DBG("FPGA: configdata starts at position 0x%x\n",index);
  71. DBG("FPGA: length of fpga-data %d\n", size-index);
  72. /*
  73. * Setup port pins for fpga programming
  74. */
  75. SET_FPGA(FPGA_PRG | FPGA_CLK | FPGA_DATA); /* set pins to high */
  76. DBG("%s, ",(FPGA_DONE_STATE == 0) ? "NOT DONE" : "DONE" );
  77. DBG("%s\n",(FPGA_INIT_STATE == 0) ? "NOT INIT" : "INIT" );
  78. /*
  79. * Init fpga by asserting and deasserting PROGRAM*
  80. */
  81. SET_FPGA(0 | FPGA_CLK | FPGA_DATA); /* set prog active */
  82. /* Wait for FPGA init line low */
  83. count = 0;
  84. while (FPGA_INIT_STATE) {
  85. udelay(1000); /* wait 1ms */
  86. /* Check for timeout - 100us max, so use 3ms */
  87. if (count++ > 3) {
  88. DBG("FPGA: Booting failed!\n");
  89. return ERROR_FPGA_PRG_INIT_LOW;
  90. }
  91. }
  92. DBG("%s, ",(FPGA_DONE_STATE == 0) ? "NOT DONE" : "DONE" );
  93. DBG("%s\n",(FPGA_INIT_STATE == 0) ? "NOT INIT" : "INIT" );
  94. /* deassert PROGRAM* */
  95. SET_FPGA(FPGA_PRG | FPGA_CLK | FPGA_DATA); /* set prog inactive */
  96. /* Wait for FPGA end of init period . */
  97. count = 0;
  98. while (!(FPGA_INIT_STATE)) {
  99. udelay(1000); /* wait 1ms */
  100. /* Check for timeout */
  101. if (count++ > 3) {
  102. DBG("FPGA: Booting failed!\n");
  103. return ERROR_FPGA_PRG_INIT_HIGH;
  104. }
  105. }
  106. DBG("%s, ",(FPGA_DONE_STATE == 0) ? "NOT DONE" : "DONE" );
  107. DBG("%s\n",(FPGA_INIT_STATE == 0) ? "NOT INIT" : "INIT" );
  108. DBG("write configuration data into fpga\n");
  109. /* write configuration-data into fpga... */
  110. /*
  111. * Load uncompressed image into fpga
  112. */
  113. for (i=index; i<size; i++) {
  114. for (j=0; j<8; j++) {
  115. if ((fpgadata[i] & 0x80) == 0x80) {
  116. FPGA_WRITE_1;
  117. } else {
  118. FPGA_WRITE_0;
  119. }
  120. fpgadata[i] <<= 1;
  121. }
  122. }
  123. DBG("%s, ",(FPGA_DONE_STATE == 0) ? "NOT DONE" : "DONE" );
  124. DBG("%s\n",(FPGA_INIT_STATE == 0) ? "NOT INIT" : "INIT" );
  125. /*
  126. * Check if fpga's DONE signal - correctly booted ?
  127. */
  128. /* Wait for FPGA end of programming period . */
  129. count = 0;
  130. while (!(FPGA_DONE_STATE)) {
  131. udelay(1000); /* wait 1ms */
  132. /* Check for timeout */
  133. if (count++ > 3) {
  134. DBG("FPGA: Booting failed!\n");
  135. return ERROR_FPGA_PRG_DONE;
  136. }
  137. }
  138. DBG("FPGA: Booting successful!\n");
  139. return 0;
  140. }