ddr3_k2g.c 1.6 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364
  1. /*
  2. * K2G: DDR3 initialization
  3. *
  4. * (C) Copyright 2015
  5. * Texas Instruments Incorporated, <www.ti.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <common.h>
  10. #include "ddr3_cfg.h"
  11. #include <asm/arch/ddr3.h>
  12. struct ddr3_phy_config ddr3phy_800_2g = {
  13. .pllcr = 0x000DC000ul,
  14. .pgcr1_mask = (IODDRM_MASK | ZCKSEL_MASK),
  15. .pgcr1_val = ((1 << 2) | (1 << 7) | (1 << 23)),
  16. .ptr0 = 0x42C21590ul,
  17. .ptr1 = 0xD05612C0ul,
  18. .ptr2 = 0,
  19. .ptr3 = 0x06C30D40ul,
  20. .ptr4 = 0x06413880ul,
  21. .dcr_mask = (PDQ_MASK | MPRDQ_MASK | BYTEMASK_MASK),
  22. .dcr_val = ((1 << 10)),
  23. .dtpr0 = 0x550F6644ul,
  24. .dtpr1 = 0x328341E0ul,
  25. .dtpr2 = 0x50022A00ul,
  26. .mr0 = 0x00001430ul,
  27. .mr1 = 0x00000006ul,
  28. .mr2 = 0x00000018ul,
  29. .dtcr = 0x710035C7ul,
  30. .pgcr2 = 0x00F03D09ul,
  31. .zq0cr1 = 0x0001005Dul,
  32. .zq1cr1 = 0x0001005Bul,
  33. .zq2cr1 = 0x0001005Bul,
  34. .pir_v1 = 0x00000033ul,
  35. .pir_v2 = 0x00000F81ul,
  36. };
  37. struct ddr3_emif_config ddr3_800_2g = {
  38. .sdcfg = 0x62005662ul,
  39. .sdtim1 = 0x0A385033ul,
  40. .sdtim2 = 0x00001CA5ul,
  41. .sdtim3 = 0x21ADFF32ul,
  42. .sdtim4 = 0x533F067Ful,
  43. .zqcfg = 0x70073200ul,
  44. .sdrfc = 0x00000C34ul,
  45. };
  46. u32 ddr3_init(void)
  47. {
  48. /* Reset DDR3 PHY after PLL enabled */
  49. ddr3_reset_ddrphy();
  50. ddr3_init_ddrphy(KS2_DDR3A_DDRPHYC, &ddr3phy_800_2g);
  51. ddr3_init_ddremif(KS2_DDR3A_EMIF_CTRL_BASE, &ddr3_800_2g);
  52. return 0;
  53. }
  54. inline int ddr3_get_size(void)
  55. {
  56. return 2;
  57. }