cpu.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567
  1. /*
  2. * Copyright 2004,2007-2011 Freescale Semiconductor, Inc.
  3. * (C) Copyright 2002, 2003 Motorola Inc.
  4. * Xianghua Xiao (X.Xiao@motorola.com)
  5. *
  6. * (C) Copyright 2000
  7. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #include <config.h>
  28. #include <common.h>
  29. #include <watchdog.h>
  30. #include <command.h>
  31. #include <fsl_esdhc.h>
  32. #include <asm/cache.h>
  33. #include <asm/io.h>
  34. #include <asm/mmu.h>
  35. #include <asm/fsl_ifc.h>
  36. #include <asm/fsl_law.h>
  37. #include <asm/fsl_lbc.h>
  38. #include <post.h>
  39. #include <asm/processor.h>
  40. #include <asm/fsl_ddr_sdram.h>
  41. DECLARE_GLOBAL_DATA_PTR;
  42. int checkcpu (void)
  43. {
  44. sys_info_t sysinfo;
  45. uint pvr, svr;
  46. uint ver;
  47. uint major, minor;
  48. struct cpu_type *cpu;
  49. char buf1[32], buf2[32];
  50. #if defined(CONFIG_DDR_CLK_FREQ) || defined(CONFIG_FSL_CORENET)
  51. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  52. #endif /* CONFIG_FSL_CORENET */
  53. #ifdef CONFIG_DDR_CLK_FREQ
  54. u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
  55. >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
  56. #else
  57. #ifdef CONFIG_FSL_CORENET
  58. u32 ddr_sync = ((gur->rcwsr[5]) & FSL_CORENET_RCWSR5_DDR_SYNC)
  59. >> FSL_CORENET_RCWSR5_DDR_SYNC_SHIFT;
  60. #else
  61. u32 ddr_ratio = 0;
  62. #endif /* CONFIG_FSL_CORENET */
  63. #endif /* CONFIG_DDR_CLK_FREQ */
  64. int i;
  65. svr = get_svr();
  66. major = SVR_MAJ(svr);
  67. #ifdef CONFIG_MPC8536
  68. major &= 0x7; /* the msb of this nibble is a mfg code */
  69. #endif
  70. minor = SVR_MIN(svr);
  71. if (cpu_numcores() > 1) {
  72. #ifndef CONFIG_MP
  73. puts("Unicore software on multiprocessor system!!\n"
  74. "To enable mutlticore build define CONFIG_MP\n");
  75. #endif
  76. volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
  77. printf("CPU%d: ", pic->whoami);
  78. } else {
  79. puts("CPU: ");
  80. }
  81. cpu = gd->cpu;
  82. puts(cpu->name);
  83. if (IS_E_PROCESSOR(svr))
  84. puts("E");
  85. printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
  86. pvr = get_pvr();
  87. ver = PVR_VER(pvr);
  88. major = PVR_MAJ(pvr);
  89. minor = PVR_MIN(pvr);
  90. printf("Core: ");
  91. switch(ver) {
  92. case PVR_VER_E500_V1:
  93. case PVR_VER_E500_V2:
  94. puts("E500");
  95. break;
  96. case PVR_VER_E500MC:
  97. puts("E500MC");
  98. break;
  99. case PVR_VER_E5500:
  100. puts("E5500");
  101. break;
  102. default:
  103. puts("Unknown");
  104. break;
  105. }
  106. printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
  107. get_sys_info(&sysinfo);
  108. puts("Clock Configuration:");
  109. for (i = 0; i < cpu_numcores(); i++) {
  110. if (!(i & 3))
  111. printf ("\n ");
  112. printf("CPU%d:%-4s MHz, ",
  113. i,strmhz(buf1, sysinfo.freqProcessor[i]));
  114. }
  115. printf("\n CCB:%-4s MHz,\n", strmhz(buf1, sysinfo.freqSystemBus));
  116. #ifdef CONFIG_FSL_CORENET
  117. if (ddr_sync == 1) {
  118. printf(" DDR:%-4s MHz (%s MT/s data rate) "
  119. "(Synchronous), ",
  120. strmhz(buf1, sysinfo.freqDDRBus/2),
  121. strmhz(buf2, sysinfo.freqDDRBus));
  122. } else {
  123. printf(" DDR:%-4s MHz (%s MT/s data rate) "
  124. "(Asynchronous), ",
  125. strmhz(buf1, sysinfo.freqDDRBus/2),
  126. strmhz(buf2, sysinfo.freqDDRBus));
  127. }
  128. #else
  129. switch (ddr_ratio) {
  130. case 0x0:
  131. printf(" DDR:%-4s MHz (%s MT/s data rate), ",
  132. strmhz(buf1, sysinfo.freqDDRBus/2),
  133. strmhz(buf2, sysinfo.freqDDRBus));
  134. break;
  135. case 0x7:
  136. printf(" DDR:%-4s MHz (%s MT/s data rate) "
  137. "(Synchronous), ",
  138. strmhz(buf1, sysinfo.freqDDRBus/2),
  139. strmhz(buf2, sysinfo.freqDDRBus));
  140. break;
  141. default:
  142. printf(" DDR:%-4s MHz (%s MT/s data rate) "
  143. "(Asynchronous), ",
  144. strmhz(buf1, sysinfo.freqDDRBus/2),
  145. strmhz(buf2, sysinfo.freqDDRBus));
  146. break;
  147. }
  148. #endif
  149. #if defined(CONFIG_FSL_LBC)
  150. if (sysinfo.freqLocalBus > LCRR_CLKDIV) {
  151. printf("LBC:%-4s MHz\n", strmhz(buf1, sysinfo.freqLocalBus));
  152. } else {
  153. printf("LBC: unknown (LCRR[CLKDIV] = 0x%02lx)\n",
  154. sysinfo.freqLocalBus);
  155. }
  156. #endif
  157. #ifdef CONFIG_CPM2
  158. printf("CPM: %s MHz\n", strmhz(buf1, sysinfo.freqSystemBus));
  159. #endif
  160. #ifdef CONFIG_QE
  161. printf(" QE:%-4s MHz\n", strmhz(buf1, sysinfo.freqQE));
  162. #endif
  163. #ifdef CONFIG_SYS_DPAA_FMAN
  164. for (i = 0; i < CONFIG_SYS_NUM_FMAN; i++) {
  165. printf(" FMAN%d: %s MHz\n", i + 1,
  166. strmhz(buf1, sysinfo.freqFMan[i]));
  167. }
  168. #endif
  169. #ifdef CONFIG_SYS_DPAA_PME
  170. printf(" PME: %s MHz\n", strmhz(buf1, sysinfo.freqPME));
  171. #endif
  172. puts("L1: D-cache 32 kB enabled\n I-cache 32 kB enabled\n");
  173. return 0;
  174. }
  175. /* ------------------------------------------------------------------------- */
  176. int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  177. {
  178. /* Everything after the first generation of PQ3 parts has RSTCR */
  179. #if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \
  180. defined(CONFIG_MPC8555) || defined(CONFIG_MPC8560)
  181. unsigned long val, msr;
  182. /*
  183. * Initiate hard reset in debug control register DBCR0
  184. * Make sure MSR[DE] = 1. This only resets the core.
  185. */
  186. msr = mfmsr ();
  187. msr |= MSR_DE;
  188. mtmsr (msr);
  189. val = mfspr(DBCR0);
  190. val |= 0x70000000;
  191. mtspr(DBCR0,val);
  192. #else
  193. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  194. out_be32(&gur->rstcr, 0x2); /* HRESET_REQ */
  195. udelay(100);
  196. #endif
  197. return 1;
  198. }
  199. /*
  200. * Get timebase clock frequency
  201. */
  202. #ifndef CONFIG_SYS_FSL_TBCLK_DIV
  203. #define CONFIG_SYS_FSL_TBCLK_DIV 8
  204. #endif
  205. unsigned long get_tbclk (void)
  206. {
  207. unsigned long tbclk_div = CONFIG_SYS_FSL_TBCLK_DIV;
  208. return (gd->bus_clk + (tbclk_div >> 1)) / tbclk_div;
  209. }
  210. #if defined(CONFIG_WATCHDOG)
  211. void
  212. watchdog_reset(void)
  213. {
  214. int re_enable = disable_interrupts();
  215. reset_85xx_watchdog();
  216. if (re_enable) enable_interrupts();
  217. }
  218. void
  219. reset_85xx_watchdog(void)
  220. {
  221. /*
  222. * Clear TSR(WIS) bit by writing 1
  223. */
  224. unsigned long val;
  225. val = mfspr(SPRN_TSR);
  226. val |= TSR_WIS;
  227. mtspr(SPRN_TSR, val);
  228. }
  229. #endif /* CONFIG_WATCHDOG */
  230. /*
  231. * Initializes on-chip MMC controllers.
  232. * to override, implement board_mmc_init()
  233. */
  234. int cpu_mmc_init(bd_t *bis)
  235. {
  236. #ifdef CONFIG_FSL_ESDHC
  237. return fsl_esdhc_mmc_init(bis);
  238. #else
  239. return 0;
  240. #endif
  241. }
  242. /*
  243. * Print out the state of various machine registers.
  244. * Currently prints out LAWs, BR0/OR0 for LBC, CSPR/CSOR/Timing
  245. * parameters for IFC and TLBs
  246. */
  247. void mpc85xx_reginfo(void)
  248. {
  249. print_tlbcam();
  250. print_laws();
  251. #if defined(CONFIG_FSL_LBC)
  252. print_lbc_regs();
  253. #endif
  254. #ifdef CONFIG_FSL_IFC
  255. print_ifc_regs();
  256. #endif
  257. }
  258. /* Common ddr init for non-corenet fsl 85xx platforms */
  259. #ifndef CONFIG_FSL_CORENET
  260. #if defined(CONFIG_SYS_RAMBOOT) && !defined(CONFIG_SYS_INIT_L2_ADDR)
  261. phys_size_t initdram(int board_type)
  262. {
  263. #if defined(CONFIG_SPD_EEPROM) || defined(CONFIG_DDR_SPD)
  264. return fsl_ddr_sdram_size();
  265. #else
  266. return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  267. #endif
  268. }
  269. #else /* CONFIG_SYS_RAMBOOT */
  270. phys_size_t initdram(int board_type)
  271. {
  272. phys_size_t dram_size = 0;
  273. #if defined(CONFIG_SYS_FSL_ERRATUM_DDR_MSYNC_IN)
  274. {
  275. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  276. unsigned int x = 10;
  277. unsigned int i;
  278. /*
  279. * Work around to stabilize DDR DLL
  280. */
  281. out_be32(&gur->ddrdllcr, 0x81000000);
  282. asm("sync;isync;msync");
  283. udelay(200);
  284. while (in_be32(&gur->ddrdllcr) != 0x81000100) {
  285. setbits_be32(&gur->devdisr, 0x00010000);
  286. for (i = 0; i < x; i++)
  287. ;
  288. clrbits_be32(&gur->devdisr, 0x00010000);
  289. x++;
  290. }
  291. }
  292. #endif
  293. #if defined(CONFIG_SPD_EEPROM) || \
  294. defined(CONFIG_DDR_SPD) || \
  295. defined(CONFIG_SYS_DDR_RAW_TIMING)
  296. dram_size = fsl_ddr_sdram();
  297. #else
  298. dram_size = fixed_sdram();
  299. #endif
  300. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  301. dram_size *= 0x100000;
  302. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  303. /*
  304. * Initialize and enable DDR ECC.
  305. */
  306. ddr_enable_ecc(dram_size);
  307. #endif
  308. #if defined(CONFIG_FSL_LBC)
  309. /* Some boards also have sdram on the lbc */
  310. lbc_sdram_init();
  311. #endif
  312. debug("DDR: ");
  313. return dram_size;
  314. }
  315. #endif /* CONFIG_SYS_RAMBOOT */
  316. #endif
  317. #if CONFIG_POST & CONFIG_SYS_POST_MEMORY
  318. /* Board-specific functions defined in each board's ddr.c */
  319. void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
  320. unsigned int ctrl_num);
  321. void read_tlbcam_entry(int idx, u32 *valid, u32 *tsize, unsigned long *epn,
  322. phys_addr_t *rpn);
  323. unsigned int
  324. setup_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
  325. void clear_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
  326. static void dump_spd_ddr_reg(void)
  327. {
  328. int i, j, k, m;
  329. u8 *p_8;
  330. u32 *p_32;
  331. ccsr_ddr_t *ddr[CONFIG_NUM_DDR_CONTROLLERS];
  332. generic_spd_eeprom_t
  333. spd[CONFIG_NUM_DDR_CONTROLLERS][CONFIG_DIMM_SLOTS_PER_CTLR];
  334. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
  335. fsl_ddr_get_spd(spd[i], i);
  336. puts("SPD data of all dimms (zero vaule is omitted)...\n");
  337. puts("Byte (hex) ");
  338. k = 1;
  339. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  340. for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++)
  341. printf("Dimm%d ", k++);
  342. }
  343. puts("\n");
  344. for (k = 0; k < sizeof(generic_spd_eeprom_t); k++) {
  345. m = 0;
  346. printf("%3d (0x%02x) ", k, k);
  347. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  348. for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
  349. p_8 = (u8 *) &spd[i][j];
  350. if (p_8[k]) {
  351. printf("0x%02x ", p_8[k]);
  352. m++;
  353. } else
  354. puts(" ");
  355. }
  356. }
  357. if (m)
  358. puts("\n");
  359. else
  360. puts("\r");
  361. }
  362. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  363. switch (i) {
  364. case 0:
  365. ddr[i] = (void *)CONFIG_SYS_MPC85xx_DDR_ADDR;
  366. break;
  367. #ifdef CONFIG_SYS_MPC85xx_DDR2_ADDR
  368. case 1:
  369. ddr[i] = (void *)CONFIG_SYS_MPC85xx_DDR2_ADDR;
  370. break;
  371. #endif
  372. default:
  373. printf("%s unexpected controller number = %u\n",
  374. __func__, i);
  375. return;
  376. }
  377. }
  378. printf("DDR registers dump for all controllers "
  379. "(zero vaule is omitted)...\n");
  380. puts("Offset (hex) ");
  381. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
  382. printf(" Base + 0x%04x", (u32)ddr[i] & 0xFFFF);
  383. puts("\n");
  384. for (k = 0; k < sizeof(ccsr_ddr_t)/4; k++) {
  385. m = 0;
  386. printf("%6d (0x%04x)", k * 4, k * 4);
  387. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  388. p_32 = (u32 *) ddr[i];
  389. if (p_32[k]) {
  390. printf(" 0x%08x", p_32[k]);
  391. m++;
  392. } else
  393. puts(" ");
  394. }
  395. if (m)
  396. puts("\n");
  397. else
  398. puts("\r");
  399. }
  400. puts("\n");
  401. }
  402. /* invalid the TLBs for DDR and setup new ones to cover p_addr */
  403. static int reset_tlb(phys_addr_t p_addr, u32 size, phys_addr_t *phys_offset)
  404. {
  405. u32 vstart = CONFIG_SYS_DDR_SDRAM_BASE;
  406. unsigned long epn;
  407. u32 tsize, valid, ptr;
  408. int ddr_esel;
  409. clear_ddr_tlbs_phys(p_addr, size>>20);
  410. /* Setup new tlb to cover the physical address */
  411. setup_ddr_tlbs_phys(p_addr, size>>20);
  412. ptr = vstart;
  413. ddr_esel = find_tlb_idx((void *)ptr, 1);
  414. if (ddr_esel != -1) {
  415. read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, phys_offset);
  416. } else {
  417. printf("TLB error in function %s\n", __func__);
  418. return -1;
  419. }
  420. return 0;
  421. }
  422. /*
  423. * slide the testing window up to test another area
  424. * for 32_bit system, the maximum testable memory is limited to
  425. * CONFIG_MAX_MEM_MAPPED
  426. */
  427. int arch_memory_test_advance(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
  428. {
  429. phys_addr_t test_cap, p_addr;
  430. phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
  431. #if !defined(CONFIG_PHYS_64BIT) || \
  432. !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
  433. (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
  434. test_cap = p_size;
  435. #else
  436. test_cap = gd->ram_size;
  437. #endif
  438. p_addr = (*vstart) + (*size) + (*phys_offset);
  439. if (p_addr < test_cap - 1) {
  440. p_size = min(test_cap - p_addr, CONFIG_MAX_MEM_MAPPED);
  441. if (reset_tlb(p_addr, p_size, phys_offset) == -1)
  442. return -1;
  443. *vstart = CONFIG_SYS_DDR_SDRAM_BASE;
  444. *size = (u32) p_size;
  445. printf("Testing 0x%08llx - 0x%08llx\n",
  446. (u64)(*vstart) + (*phys_offset),
  447. (u64)(*vstart) + (*phys_offset) + (*size) - 1);
  448. } else
  449. return 1;
  450. return 0;
  451. }
  452. /* initialization for testing area */
  453. int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
  454. {
  455. phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
  456. *vstart = CONFIG_SYS_DDR_SDRAM_BASE;
  457. *size = (u32) p_size; /* CONFIG_MAX_MEM_MAPPED < 4G */
  458. *phys_offset = 0;
  459. #if !defined(CONFIG_PHYS_64BIT) || \
  460. !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
  461. (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
  462. if (gd->ram_size > CONFIG_MAX_MEM_MAPPED) {
  463. puts("Cannot test more than ");
  464. print_size(CONFIG_MAX_MEM_MAPPED,
  465. " without proper 36BIT support.\n");
  466. }
  467. #endif
  468. printf("Testing 0x%08llx - 0x%08llx\n",
  469. (u64)(*vstart) + (*phys_offset),
  470. (u64)(*vstart) + (*phys_offset) + (*size) - 1);
  471. return 0;
  472. }
  473. /* invalid TLBs for DDR and remap as normal after testing */
  474. int arch_memory_test_cleanup(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
  475. {
  476. unsigned long epn;
  477. u32 tsize, valid, ptr;
  478. phys_addr_t rpn = 0;
  479. int ddr_esel;
  480. /* disable the TLBs for this testing */
  481. ptr = *vstart;
  482. while (ptr < (*vstart) + (*size)) {
  483. ddr_esel = find_tlb_idx((void *)ptr, 1);
  484. if (ddr_esel != -1) {
  485. read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, &rpn);
  486. disable_tlb(ddr_esel);
  487. }
  488. ptr += TSIZE_TO_BYTES(tsize);
  489. }
  490. puts("Remap DDR ");
  491. setup_ddr_tlbs(gd->ram_size>>20);
  492. puts("\n");
  493. return 0;
  494. }
  495. void arch_memory_failure_handle(void)
  496. {
  497. dump_spd_ddr_reg();
  498. }
  499. #endif