ddr.c 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright 2014 Freescale Semiconductor, Inc.
  4. */
  5. #include <common.h>
  6. #include <i2c.h>
  7. #include <hwconfig.h>
  8. #include <asm/mmu.h>
  9. #include <fsl_ddr_sdram.h>
  10. #include <fsl_ddr_dimm_params.h>
  11. #include <asm/fsl_law.h>
  12. #include "ddr.h"
  13. DECLARE_GLOBAL_DATA_PTR;
  14. void fsl_ddr_board_options(memctl_options_t *popts,
  15. dimm_params_t *pdimm,
  16. unsigned int ctrl_num)
  17. {
  18. const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
  19. ulong ddr_freq;
  20. if (ctrl_num > 1) {
  21. printf("Not supported controller number %d\n", ctrl_num);
  22. return;
  23. }
  24. if (!pdimm->n_ranks)
  25. return;
  26. pbsp = udimms[0];
  27. /* Get clk_adjust, wrlvl_start, wrlvl_ctl, according to the board ddr
  28. * freqency and n_banks specified in board_specific_parameters table.
  29. */
  30. ddr_freq = get_ddr_freq(0) / 1000000;
  31. while (pbsp->datarate_mhz_high) {
  32. if (pbsp->n_ranks == pdimm->n_ranks &&
  33. (pdimm->rank_density >> 30) >= pbsp->rank_gb) {
  34. if (ddr_freq <= pbsp->datarate_mhz_high) {
  35. popts->clk_adjust = pbsp->clk_adjust;
  36. popts->wrlvl_start = pbsp->wrlvl_start;
  37. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  38. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  39. goto found;
  40. }
  41. pbsp_highest = pbsp;
  42. }
  43. pbsp++;
  44. }
  45. if (pbsp_highest) {
  46. printf("Error: board specific timing not found");
  47. printf("for data rate %lu MT/s\n", ddr_freq);
  48. printf("Trying to use the highest speed (%u) parameters\n",
  49. pbsp_highest->datarate_mhz_high);
  50. popts->clk_adjust = pbsp_highest->clk_adjust;
  51. popts->wrlvl_start = pbsp_highest->wrlvl_start;
  52. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  53. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  54. } else {
  55. panic("DIMM is not supported by this board");
  56. }
  57. found:
  58. debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n"
  59. "\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x, "
  60. "wrlvl_ctrl_3 0x%x\n",
  61. pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb,
  62. pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2,
  63. pbsp->wrlvl_ctl_3);
  64. /*
  65. * Factors to consider for half-strength driver enable:
  66. * - number of DIMMs installed
  67. */
  68. popts->half_strength_driver_enable = 0;
  69. /*
  70. * Write leveling override
  71. */
  72. popts->wrlvl_override = 1;
  73. popts->wrlvl_sample = 0xf;
  74. /*
  75. * Rtt and Rtt_WR override
  76. */
  77. popts->rtt_override = 0;
  78. /* Enable ZQ calibration */
  79. popts->zq_en = 1;
  80. /* DHC_EN =1, ODT = 75 Ohm */
  81. popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm);
  82. popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm);
  83. /* optimize cpo for erratum A-009942 */
  84. popts->cpo_sample = 0x54;
  85. }
  86. int dram_init(void)
  87. {
  88. phys_size_t dram_size;
  89. #if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_RAMBOOT_PBL)
  90. puts("Initializing....using SPD\n");
  91. dram_size = fsl_ddr_sdram();
  92. #else
  93. /* DDR has been initialised by first stage boot loader */
  94. dram_size = fsl_ddr_sdram_size();
  95. #endif
  96. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  97. dram_size *= 0x100000;
  98. gd->ram_size = dram_size;
  99. return 0;
  100. }