t102xrdb.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2014 Freescale Semiconductor, Inc.
  4. */
  5. #include <common.h>
  6. #include <command.h>
  7. #include <i2c.h>
  8. #include <netdev.h>
  9. #include <linux/compiler.h>
  10. #include <asm/mmu.h>
  11. #include <asm/processor.h>
  12. #include <asm/immap_85xx.h>
  13. #include <asm/fsl_law.h>
  14. #include <asm/fsl_serdes.h>
  15. #include <asm/fsl_liodn.h>
  16. #include <fm_eth.h>
  17. #include "t102xrdb.h"
  18. #ifdef CONFIG_TARGET_T1024RDB
  19. #include "cpld.h"
  20. #elif defined(CONFIG_TARGET_T1023RDB)
  21. #include <i2c.h>
  22. #include <mmc.h>
  23. #endif
  24. #include "../common/sleep.h"
  25. DECLARE_GLOBAL_DATA_PTR;
  26. #ifdef CONFIG_TARGET_T1023RDB
  27. enum {
  28. GPIO1_SD_SEL = 0x00020000, /* GPIO1_14, 0: eMMC, 1:SD/MMC */
  29. GPIO1_EMMC_SEL,
  30. GPIO3_GET_VERSION, /* GPIO3_4/5, 00:RevB, 01: RevC */
  31. GPIO3_BRD_VER_MASK = 0x0c000000,
  32. GPIO3_OFFSET = 0x2000,
  33. I2C_GET_BANK,
  34. I2C_SET_BANK0,
  35. I2C_SET_BANK4,
  36. };
  37. #endif
  38. int checkboard(void)
  39. {
  40. struct cpu_type *cpu = gd->arch.cpu;
  41. static const char *freq[3] = {"100.00MHZ", "125.00MHz", "156.25MHZ"};
  42. ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  43. u32 srds_s1;
  44. srds_s1 = in_be32(&gur->rcwsr[4]) & FSL_CORENET2_RCWSR4_SRDS1_PRTCL;
  45. srds_s1 >>= FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT;
  46. printf("Board: %sRDB, ", cpu->name);
  47. #if defined(CONFIG_TARGET_T1024RDB)
  48. printf("Board rev: 0x%02x CPLD ver: 0x%02x, ",
  49. CPLD_READ(hw_ver), CPLD_READ(sw_ver));
  50. #elif defined(CONFIG_TARGET_T1023RDB)
  51. printf("Rev%c, ", t1023rdb_ctrl(GPIO3_GET_VERSION) + 'B');
  52. #endif
  53. printf("boot from ");
  54. #ifdef CONFIG_SDCARD
  55. puts("SD/MMC\n");
  56. #elif CONFIG_SPIFLASH
  57. puts("SPI\n");
  58. #elif defined(CONFIG_TARGET_T1024RDB)
  59. u8 reg;
  60. reg = CPLD_READ(flash_csr);
  61. if (reg & CPLD_BOOT_SEL) {
  62. puts("NAND\n");
  63. } else {
  64. reg = ((reg & CPLD_LBMAP_MASK) >> CPLD_LBMAP_SHIFT);
  65. printf("NOR vBank%d\n", reg);
  66. }
  67. #elif defined(CONFIG_TARGET_T1023RDB)
  68. #ifdef CONFIG_NAND
  69. puts("NAND\n");
  70. #else
  71. printf("NOR vBank%d\n", t1023rdb_ctrl(I2C_GET_BANK));
  72. #endif
  73. #endif
  74. puts("SERDES Reference Clocks:\n");
  75. if (srds_s1 == 0x95)
  76. printf("SD1_CLK1=%s, SD1_CLK2=%s\n", freq[2], freq[0]);
  77. else
  78. printf("SD1_CLK1=%s, SD1_CLK2=%s\n", freq[0], freq[1]);
  79. return 0;
  80. }
  81. #ifdef CONFIG_TARGET_T1024RDB
  82. static void board_mux_lane(void)
  83. {
  84. ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  85. u32 srds_prtcl_s1;
  86. u8 reg = CPLD_READ(misc_ctl_status);
  87. srds_prtcl_s1 = in_be32(&gur->rcwsr[4]) &
  88. FSL_CORENET2_RCWSR4_SRDS1_PRTCL;
  89. srds_prtcl_s1 >>= FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT;
  90. if (srds_prtcl_s1 == 0x95) {
  91. /* Route Lane B to PCIE */
  92. CPLD_WRITE(misc_ctl_status, reg & ~CPLD_PCIE_SGMII_MUX);
  93. } else {
  94. /* Route Lane B to SGMII */
  95. CPLD_WRITE(misc_ctl_status, reg | CPLD_PCIE_SGMII_MUX);
  96. }
  97. CPLD_WRITE(boot_override, CPLD_OVERRIDE_MUX_EN);
  98. }
  99. #endif
  100. int board_early_init_f(void)
  101. {
  102. #if defined(CONFIG_DEEP_SLEEP)
  103. if (is_warm_boot())
  104. fsl_dp_disable_console();
  105. #endif
  106. return 0;
  107. }
  108. int board_early_init_r(void)
  109. {
  110. #ifdef CONFIG_SYS_FLASH_BASE
  111. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  112. int flash_esel = find_tlb_idx((void *)flashbase, 1);
  113. /*
  114. * Remap Boot flash region to caching-inhibited
  115. * so that flash can be erased properly.
  116. */
  117. /* Flush d-cache and invalidate i-cache of any FLASH data */
  118. flush_dcache();
  119. invalidate_icache();
  120. if (flash_esel == -1) {
  121. /* very unlikely unless something is messed up */
  122. puts("Error: Could not find TLB for FLASH BASE\n");
  123. flash_esel = 2; /* give our best effort to continue */
  124. } else {
  125. /* invalidate existing TLB entry for flash + promjet */
  126. disable_tlb(flash_esel);
  127. }
  128. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
  129. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  130. 0, flash_esel, BOOKE_PAGESZ_256M, 1);
  131. #endif
  132. #ifdef CONFIG_TARGET_T1024RDB
  133. board_mux_lane();
  134. #endif
  135. return 0;
  136. }
  137. unsigned long get_board_sys_clk(void)
  138. {
  139. return CONFIG_SYS_CLK_FREQ;
  140. }
  141. unsigned long get_board_ddr_clk(void)
  142. {
  143. return CONFIG_DDR_CLK_FREQ;
  144. }
  145. #ifdef CONFIG_TARGET_T1024RDB
  146. void board_reset(void)
  147. {
  148. CPLD_WRITE(reset_ctl1, CPLD_LBMAP_RESET);
  149. }
  150. #endif
  151. int misc_init_r(void)
  152. {
  153. return 0;
  154. }
  155. int ft_board_setup(void *blob, bd_t *bd)
  156. {
  157. phys_addr_t base;
  158. phys_size_t size;
  159. ft_cpu_setup(blob, bd);
  160. base = env_get_bootm_low();
  161. size = env_get_bootm_size();
  162. fdt_fixup_memory(blob, (u64)base, (u64)size);
  163. #ifdef CONFIG_PCI
  164. pci_of_setup(blob, bd);
  165. #endif
  166. fdt_fixup_liodn(blob);
  167. fsl_fdt_fixup_dr_usb(blob, bd);
  168. #ifdef CONFIG_SYS_DPAA_FMAN
  169. fdt_fixup_fman_ethernet(blob);
  170. fdt_fixup_board_enet(blob);
  171. #endif
  172. #ifdef CONFIG_TARGET_T1023RDB
  173. if (t1023rdb_ctrl(GPIO3_GET_VERSION) > 0)
  174. fdt_enable_nor(blob);
  175. #endif
  176. return 0;
  177. }
  178. #ifdef CONFIG_TARGET_T1023RDB
  179. /* Enable NOR flash for RevC */
  180. static void fdt_enable_nor(void *blob)
  181. {
  182. int nodeoff = fdt_node_offset_by_compatible(blob, 0, "cfi-flash");
  183. if (nodeoff >= 0)
  184. fdt_status_okay(blob, nodeoff);
  185. else
  186. printf("WARNING unable to set status for NOR\n");
  187. }
  188. int board_mmc_getcd(struct mmc *mmc)
  189. {
  190. ccsr_gpio_t __iomem *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
  191. u32 val = in_be32(&pgpio->gpdat);
  192. /* GPIO1_14, 0: eMMC, 1: SD/MMC */
  193. val &= GPIO1_SD_SEL;
  194. return val ? -1 : 1;
  195. }
  196. int board_mmc_getwp(struct mmc *mmc)
  197. {
  198. ccsr_gpio_t __iomem *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
  199. u32 val = in_be32(&pgpio->gpdat);
  200. val &= GPIO1_SD_SEL;
  201. return val ? -1 : 0;
  202. }
  203. static u32 t1023rdb_ctrl(u32 ctrl_type)
  204. {
  205. ccsr_gpio_t __iomem *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
  206. ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  207. u32 val, orig_bus = i2c_get_bus_num();
  208. u8 tmp;
  209. switch (ctrl_type) {
  210. case GPIO1_SD_SEL:
  211. val = in_be32(&pgpio->gpdat);
  212. val |= GPIO1_SD_SEL;
  213. out_be32(&pgpio->gpdat, val);
  214. setbits_be32(&pgpio->gpdir, GPIO1_SD_SEL);
  215. break;
  216. case GPIO1_EMMC_SEL:
  217. val = in_be32(&pgpio->gpdat);
  218. val &= ~GPIO1_SD_SEL;
  219. out_be32(&pgpio->gpdat, val);
  220. setbits_be32(&pgpio->gpdir, GPIO1_SD_SEL);
  221. break;
  222. case GPIO3_GET_VERSION:
  223. pgpio = (ccsr_gpio_t *)(CONFIG_SYS_MPC85xx_GPIO_ADDR
  224. + GPIO3_OFFSET);
  225. val = in_be32(&pgpio->gpdat);
  226. val = ((val & GPIO3_BRD_VER_MASK) >> 26) & 0x3;
  227. if (val == 0x3) /* GPIO3_4/5 not used on RevB */
  228. val = 0;
  229. return val;
  230. case I2C_GET_BANK:
  231. i2c_set_bus_num(I2C_PCA6408_BUS_NUM);
  232. i2c_read(I2C_PCA6408_ADDR, 0, 1, &tmp, 1);
  233. tmp &= 0x7;
  234. tmp = ((tmp & 1) << 2) | (tmp & 2) | ((tmp & 4) >> 2);
  235. i2c_set_bus_num(orig_bus);
  236. return tmp;
  237. case I2C_SET_BANK0:
  238. i2c_set_bus_num(I2C_PCA6408_BUS_NUM);
  239. tmp = 0x0;
  240. i2c_write(I2C_PCA6408_ADDR, 1, 1, &tmp, 1);
  241. tmp = 0xf8;
  242. i2c_write(I2C_PCA6408_ADDR, 3, 1, &tmp, 1);
  243. /* asserting HRESET_REQ */
  244. out_be32(&gur->rstcr, 0x2);
  245. break;
  246. case I2C_SET_BANK4:
  247. i2c_set_bus_num(I2C_PCA6408_BUS_NUM);
  248. tmp = 0x1;
  249. i2c_write(I2C_PCA6408_ADDR, 1, 1, &tmp, 1);
  250. tmp = 0xf8;
  251. i2c_write(I2C_PCA6408_ADDR, 3, 1, &tmp, 1);
  252. out_be32(&gur->rstcr, 0x2);
  253. break;
  254. default:
  255. break;
  256. }
  257. return 0;
  258. }
  259. static int switch_cmd(cmd_tbl_t *cmdtp, int flag, int argc,
  260. char * const argv[])
  261. {
  262. if (argc < 2)
  263. return CMD_RET_USAGE;
  264. if (!strcmp(argv[1], "bank0"))
  265. t1023rdb_ctrl(I2C_SET_BANK0);
  266. else if (!strcmp(argv[1], "bank4") || !strcmp(argv[1], "altbank"))
  267. t1023rdb_ctrl(I2C_SET_BANK4);
  268. else if (!strcmp(argv[1], "sd"))
  269. t1023rdb_ctrl(GPIO1_SD_SEL);
  270. else if (!strcmp(argv[1], "emmc"))
  271. t1023rdb_ctrl(GPIO1_EMMC_SEL);
  272. else
  273. return CMD_RET_USAGE;
  274. return 0;
  275. }
  276. U_BOOT_CMD(
  277. switch, 2, 0, switch_cmd,
  278. "for bank0/bank4/sd/emmc switch control in runtime",
  279. "command (e.g. switch bank4)"
  280. );
  281. #endif