mpc8641hpcn.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378
  1. /*
  2. * Copyright 2006, 2007 Freescale Semiconductor.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <pci.h>
  24. #include <asm/processor.h>
  25. #include <asm/immap_86xx.h>
  26. #include <asm/fsl_pci.h>
  27. #include <asm/fsl_ddr_sdram.h>
  28. #include <asm/io.h>
  29. #include <libfdt.h>
  30. #include <fdt_support.h>
  31. #include <netdev.h>
  32. phys_size_t fixed_sdram(void);
  33. int board_early_init_f(void)
  34. {
  35. return 0;
  36. }
  37. int checkboard(void)
  38. {
  39. u8 vboot;
  40. u8 *pixis_base = (u8 *)PIXIS_BASE;
  41. printf ("Board: MPC8641HPCN, Sys ID: 0x%02x, "
  42. "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
  43. in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
  44. in_8(pixis_base + PIXIS_PVER));
  45. vboot = in_8(pixis_base + PIXIS_VBOOT);
  46. if (vboot & PIXIS_VBOOT_FMAP)
  47. printf ("vBank: %d\n", ((vboot & PIXIS_VBOOT_FBANK) >> 6));
  48. else
  49. puts ("Promjet\n");
  50. #ifdef CONFIG_PHYS_64BIT
  51. printf (" 36-bit physical address map\n");
  52. #endif
  53. return 0;
  54. }
  55. phys_size_t
  56. initdram(int board_type)
  57. {
  58. phys_size_t dram_size = 0;
  59. #if defined(CONFIG_SPD_EEPROM)
  60. dram_size = fsl_ddr_sdram();
  61. #else
  62. dram_size = fixed_sdram();
  63. #endif
  64. setup_ddr_bat(dram_size);
  65. puts(" DDR: ");
  66. return dram_size;
  67. }
  68. #if !defined(CONFIG_SPD_EEPROM)
  69. /*
  70. * Fixed sdram init -- doesn't use serial presence detect.
  71. */
  72. phys_size_t
  73. fixed_sdram(void)
  74. {
  75. #if !defined(CONFIG_SYS_RAMBOOT)
  76. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  77. volatile ccsr_ddr_t *ddr = &immap->im_ddr1;
  78. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  79. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  80. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  81. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  82. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  83. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  84. ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
  85. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  86. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  87. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  88. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  89. ddr->sdram_ocd_cntl = CONFIG_SYS_DDR_OCD_CTRL;
  90. ddr->sdram_ocd_status = CONFIG_SYS_DDR_OCD_STATUS;
  91. #if defined (CONFIG_DDR_ECC)
  92. ddr->err_disable = 0x0000008D;
  93. ddr->err_sbe = 0x00ff0000;
  94. #endif
  95. asm("sync;isync");
  96. udelay(500);
  97. #if defined (CONFIG_DDR_ECC)
  98. /* Enable ECC checking */
  99. ddr->sdram_cfg = (CONFIG_SYS_DDR_CONTROL | 0x20000000);
  100. #else
  101. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  102. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
  103. #endif
  104. asm("sync; isync");
  105. udelay(500);
  106. #endif
  107. return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  108. }
  109. #endif /* !defined(CONFIG_SPD_EEPROM) */
  110. #if defined(CONFIG_PCI)
  111. static struct pci_controller pci1_hose;
  112. #endif /* CONFIG_PCI */
  113. #ifdef CONFIG_PCI2
  114. static struct pci_controller pci2_hose;
  115. #endif /* CONFIG_PCI2 */
  116. int first_free_busno = 0;
  117. void pci_init_board(void)
  118. {
  119. #ifdef CONFIG_PCI1
  120. {
  121. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE1_ADDR;
  122. struct pci_controller *hose = &pci1_hose;
  123. struct pci_region *r = hose->regions;
  124. volatile immap_t *immap = (immap_t *) CONFIG_SYS_CCSRBAR;
  125. volatile ccsr_gur_t *gur = &immap->im_gur;
  126. uint devdisr = gur->devdisr;
  127. uint io_sel = (gur->pordevsr & MPC8641_PORDEVSR_IO_SEL)
  128. >> MPC8641_PORDEVSR_IO_SEL_SHIFT;
  129. int pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_1, io_sel);
  130. #ifdef DEBUG
  131. uint host1_agent = (gur->porbmsr & MPC8641_PORBMSR_HA)
  132. >> MPC8641_PORBMSR_HA_SHIFT;
  133. uint pex1_agent = (host1_agent == 0) || (host1_agent == 1);
  134. #endif
  135. if (pcie_configured && !(devdisr & MPC86xx_DEVDISR_PCIEX1)) {
  136. debug("PCI-EXPRESS 1: %s \n", pex1_agent ? "Agent" : "Host");
  137. debug("0x%08x=0x%08x ", &pci->pme_msg_det, pci->pme_msg_det);
  138. if (pci->pme_msg_det) {
  139. pci->pme_msg_det = 0xffffffff;
  140. debug(" with errors. Clearing. Now 0x%08x",
  141. pci->pme_msg_det);
  142. }
  143. debug("\n");
  144. /* outbound memory */
  145. pci_set_region(r++,
  146. CONFIG_SYS_PCI1_MEM_BUS,
  147. CONFIG_SYS_PCI1_MEM_PHYS,
  148. CONFIG_SYS_PCI1_MEM_SIZE,
  149. PCI_REGION_MEM);
  150. /* outbound io */
  151. pci_set_region(r++,
  152. CONFIG_SYS_PCI1_IO_BUS,
  153. CONFIG_SYS_PCI1_IO_PHYS,
  154. CONFIG_SYS_PCI1_IO_SIZE,
  155. PCI_REGION_IO);
  156. hose->region_count = r - hose->regions;
  157. hose->first_busno=first_free_busno;
  158. fsl_pci_init(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data);
  159. first_free_busno=hose->last_busno+1;
  160. printf (" PCI-EXPRESS 1 on bus %02x - %02x\n",
  161. hose->first_busno,hose->last_busno);
  162. /*
  163. * Activate ULI1575 legacy chip by performing a fake
  164. * memory access. Needed to make ULI RTC work.
  165. */
  166. in_be32((unsigned *) ((char *)(CONFIG_SYS_PCI1_MEM_VIRT
  167. + CONFIG_SYS_PCI1_MEM_SIZE - 0x1000000)));
  168. } else {
  169. puts("PCI-EXPRESS 1: Disabled\n");
  170. }
  171. }
  172. #else
  173. puts("PCI-EXPRESS1: Disabled\n");
  174. #endif /* CONFIG_PCI1 */
  175. #ifdef CONFIG_PCI2
  176. {
  177. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE2_ADDR;
  178. struct pci_controller *hose = &pci2_hose;
  179. struct pci_region *r = hose->regions;
  180. /* outbound memory */
  181. pci_set_region(r++,
  182. CONFIG_SYS_PCI2_MEM_BUS,
  183. CONFIG_SYS_PCI2_MEM_PHYS,
  184. CONFIG_SYS_PCI2_MEM_SIZE,
  185. PCI_REGION_MEM);
  186. /* outbound io */
  187. pci_set_region(r++,
  188. CONFIG_SYS_PCI2_IO_BUS,
  189. CONFIG_SYS_PCI2_IO_PHYS,
  190. CONFIG_SYS_PCI2_IO_SIZE,
  191. PCI_REGION_IO);
  192. hose->region_count = r - hose->regions;
  193. hose->first_busno=first_free_busno;
  194. fsl_pci_init(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data);
  195. first_free_busno=hose->last_busno+1;
  196. printf (" PCI-EXPRESS 2 on bus %02x - %02x\n",
  197. hose->first_busno,hose->last_busno);
  198. }
  199. #else
  200. puts("PCI-EXPRESS 2: Disabled\n");
  201. #endif /* CONFIG_PCI2 */
  202. }
  203. #if defined(CONFIG_OF_BOARD_SETUP)
  204. void
  205. ft_board_setup(void *blob, bd_t *bd)
  206. {
  207. int off;
  208. u64 *tmp;
  209. u32 *addrcells;
  210. ft_cpu_setup(blob, bd);
  211. #ifdef CONFIG_PCI1
  212. ft_fsl_pci_setup(blob, "pci0", &pci1_hose);
  213. #endif
  214. #ifdef CONFIG_PCI2
  215. ft_fsl_pci_setup(blob, "pci1", &pci2_hose);
  216. #endif
  217. /*
  218. * Warn if it looks like the device tree doesn't match u-boot.
  219. * This is just an estimation, based on the location of CCSR,
  220. * which is defined by the "reg" property in the soc node.
  221. */
  222. off = fdt_path_offset(blob, "/soc8641");
  223. addrcells = (u32 *)fdt_getprop(blob, 0, "#address-cells", NULL);
  224. tmp = (u64 *)fdt_getprop(blob, off, "reg", NULL);
  225. if (tmp) {
  226. u64 addr;
  227. if (addrcells && (*addrcells == 1))
  228. addr = *(u32 *)tmp;
  229. else
  230. addr = *tmp;
  231. if (addr != CONFIG_SYS_CCSRBAR_PHYS)
  232. printf("WARNING: The CCSRBAR address in your .dts "
  233. "does not match the address of the CCSR "
  234. "in u-boot. This means your .dts might "
  235. "be old.\n");
  236. }
  237. }
  238. #endif
  239. /*
  240. * get_board_sys_clk
  241. * Reads the FPGA on board for CONFIG_SYS_CLK_FREQ
  242. */
  243. unsigned long
  244. get_board_sys_clk(ulong dummy)
  245. {
  246. u8 i, go_bit, rd_clks;
  247. ulong val = 0;
  248. u8 *pixis_base = (u8 *)PIXIS_BASE;
  249. go_bit = in_8(pixis_base + PIXIS_VCTL);
  250. go_bit &= 0x01;
  251. rd_clks = in_8(pixis_base + PIXIS_VCFGEN0);
  252. rd_clks &= 0x1C;
  253. /*
  254. * Only if both go bit and the SCLK bit in VCFGEN0 are set
  255. * should we be using the AUX register. Remember, we also set the
  256. * GO bit to boot from the alternate bank on the on-board flash
  257. */
  258. if (go_bit) {
  259. if (rd_clks == 0x1c)
  260. i = in_8(pixis_base + PIXIS_AUX);
  261. else
  262. i = in_8(pixis_base + PIXIS_SPD);
  263. } else {
  264. i = in_8(pixis_base + PIXIS_SPD);
  265. }
  266. i &= 0x07;
  267. switch (i) {
  268. case 0:
  269. val = 33000000;
  270. break;
  271. case 1:
  272. val = 40000000;
  273. break;
  274. case 2:
  275. val = 50000000;
  276. break;
  277. case 3:
  278. val = 66000000;
  279. break;
  280. case 4:
  281. val = 83000000;
  282. break;
  283. case 5:
  284. val = 100000000;
  285. break;
  286. case 6:
  287. val = 134000000;
  288. break;
  289. case 7:
  290. val = 166000000;
  291. break;
  292. }
  293. return val;
  294. }
  295. int board_eth_init(bd_t *bis)
  296. {
  297. /* Initialize TSECs */
  298. cpu_eth_init(bis);
  299. return pci_eth_init(bis);
  300. }
  301. void board_reset(void)
  302. {
  303. u8 *pixis_base = (u8 *)PIXIS_BASE;
  304. out_8(pixis_base + PIXIS_RST, 0);
  305. while (1)
  306. ;
  307. }
  308. #ifdef CONFIG_MP
  309. extern void cpu_mp_lmb_reserve(struct lmb *lmb);
  310. void board_lmb_reserve(struct lmb *lmb)
  311. {
  312. cpu_mp_lmb_reserve(lmb);
  313. }
  314. #endif