spl.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142
  1. /* Copyright 2014 Freescale Semiconductor, Inc.
  2. *
  3. * SPDX-License-Identifier: GPL-2.0+
  4. */
  5. #include <common.h>
  6. #include <console.h>
  7. #include <environment.h>
  8. #include <malloc.h>
  9. #include <ns16550.h>
  10. #include <nand.h>
  11. #include <i2c.h>
  12. #include <mmc.h>
  13. #include <fsl_esdhc.h>
  14. #include <spi_flash.h>
  15. #include "../common/sleep.h"
  16. #include "../common/spl.h"
  17. DECLARE_GLOBAL_DATA_PTR;
  18. phys_size_t get_effective_memsize(void)
  19. {
  20. return CONFIG_SYS_L3_SIZE;
  21. }
  22. unsigned long get_board_sys_clk(void)
  23. {
  24. return CONFIG_SYS_CLK_FREQ;
  25. }
  26. unsigned long get_board_ddr_clk(void)
  27. {
  28. return CONFIG_DDR_CLK_FREQ;
  29. }
  30. #if defined(CONFIG_SPL_MMC_BOOT)
  31. #define GPIO1_SD_SEL 0x00020000
  32. int board_mmc_getcd(struct mmc *mmc)
  33. {
  34. ccsr_gpio_t __iomem *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
  35. u32 val = in_be32(&pgpio->gpdat);
  36. /* GPIO1_14, 0: eMMC, 1: SD */
  37. val &= GPIO1_SD_SEL;
  38. return val ? -1 : 1;
  39. }
  40. int board_mmc_getwp(struct mmc *mmc)
  41. {
  42. ccsr_gpio_t __iomem *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
  43. u32 val = in_be32(&pgpio->gpdat);
  44. val &= GPIO1_SD_SEL;
  45. return val ? -1 : 0;
  46. }
  47. #endif
  48. void board_init_f(ulong bootflag)
  49. {
  50. u32 plat_ratio, sys_clk, ccb_clk;
  51. ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
  52. /* Memcpy existing GD at CONFIG_SPL_GD_ADDR */
  53. memcpy((void *)CONFIG_SPL_GD_ADDR, (void *)gd, sizeof(gd_t));
  54. /* Update GD pointer */
  55. gd = (gd_t *)(CONFIG_SPL_GD_ADDR);
  56. console_init_f();
  57. #ifdef CONFIG_DEEP_SLEEP
  58. /* disable the console if boot from deep sleep */
  59. if (is_warm_boot())
  60. fsl_dp_disable_console();
  61. #endif
  62. /* initialize selected port with appropriate baud rate */
  63. sys_clk = get_board_sys_clk();
  64. plat_ratio = (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
  65. ccb_clk = sys_clk * plat_ratio / 2;
  66. NS16550_init((NS16550_t)CONFIG_SYS_NS16550_COM1,
  67. ccb_clk / 16 / CONFIG_BAUDRATE);
  68. #if defined(CONFIG_SPL_MMC_BOOT)
  69. puts("\nSD boot...\n");
  70. #elif defined(CONFIG_SPL_SPI_BOOT)
  71. puts("\nSPI boot...\n");
  72. #elif defined(CONFIG_SPL_NAND_BOOT)
  73. puts("\nNAND boot...\n");
  74. #endif
  75. relocate_code(CONFIG_SPL_RELOC_STACK, (gd_t *)CONFIG_SPL_GD_ADDR, 0x0);
  76. }
  77. void board_init_r(gd_t *gd, ulong dest_addr)
  78. {
  79. bd_t *bd;
  80. bd = (bd_t *)(gd + sizeof(gd_t));
  81. memset(bd, 0, sizeof(bd_t));
  82. gd->bd = bd;
  83. bd->bi_memstart = CONFIG_SYS_INIT_L3_ADDR;
  84. bd->bi_memsize = CONFIG_SYS_L3_SIZE;
  85. arch_cpu_init();
  86. get_clocks();
  87. mem_malloc_init(CONFIG_SPL_RELOC_MALLOC_ADDR,
  88. CONFIG_SPL_RELOC_MALLOC_SIZE);
  89. gd->flags |= GD_FLG_FULL_MALLOC_INIT;
  90. #ifdef CONFIG_SPL_NAND_BOOT
  91. nand_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
  92. (uchar *)CONFIG_ENV_ADDR);
  93. #endif
  94. #ifdef CONFIG_SPL_MMC_BOOT
  95. mmc_initialize(bd);
  96. mmc_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
  97. (uchar *)CONFIG_ENV_ADDR);
  98. #endif
  99. #ifdef CONFIG_SPL_SPI_BOOT
  100. fsl_spi_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
  101. (uchar *)CONFIG_ENV_ADDR);
  102. #endif
  103. gd->env_addr = (ulong)(CONFIG_ENV_ADDR);
  104. gd->env_valid = ENV_VALID;
  105. i2c_init_all();
  106. dram_init();
  107. #ifdef CONFIG_SPL_MMC_BOOT
  108. mmc_boot();
  109. #elif defined(CONFIG_SPL_SPI_BOOT)
  110. fsl_spi_boot();
  111. #elif defined(CONFIG_SPL_NAND_BOOT)
  112. nand_boot();
  113. #endif
  114. }