msr-index.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560
  1. /*
  2. * Taken from the linux kernel file of the same name
  3. *
  4. * (C) Copyright 2012
  5. * Graeme Russ, <graeme.russ@gmail.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #ifndef _ASM_X86_MSR_INDEX_H
  10. #define _ASM_X86_MSR_INDEX_H
  11. /* CPU model specific register (MSR) numbers */
  12. /* x86-64 specific MSRs */
  13. #define MSR_EFER 0xc0000080 /* extended feature register */
  14. #define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */
  15. #define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */
  16. #define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */
  17. #define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */
  18. #define MSR_FS_BASE 0xc0000100 /* 64bit FS base */
  19. #define MSR_GS_BASE 0xc0000101 /* 64bit GS base */
  20. #define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */
  21. #define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */
  22. /* EFER bits: */
  23. #define _EFER_SCE 0 /* SYSCALL/SYSRET */
  24. #define _EFER_LME 8 /* Long mode enable */
  25. #define _EFER_LMA 10 /* Long mode active (read-only) */
  26. #define _EFER_NX 11 /* No execute enable */
  27. #define _EFER_SVME 12 /* Enable virtualization */
  28. #define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */
  29. #define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */
  30. #define EFER_SCE (1<<_EFER_SCE)
  31. #define EFER_LME (1<<_EFER_LME)
  32. #define EFER_LMA (1<<_EFER_LMA)
  33. #define EFER_NX (1<<_EFER_NX)
  34. #define EFER_SVME (1<<_EFER_SVME)
  35. #define EFER_LMSLE (1<<_EFER_LMSLE)
  36. #define EFER_FFXSR (1<<_EFER_FFXSR)
  37. /* Intel MSRs. Some also available on other CPUs */
  38. #define MSR_IA32_PERFCTR0 0x000000c1
  39. #define MSR_IA32_PERFCTR1 0x000000c2
  40. #define MSR_FSB_FREQ 0x000000cd
  41. #define MSR_NHM_PLATFORM_INFO 0x000000ce
  42. #define MSR_NHM_SNB_PKG_CST_CFG_CTL 0x000000e2
  43. #define NHM_C3_AUTO_DEMOTE (1UL << 25)
  44. #define NHM_C1_AUTO_DEMOTE (1UL << 26)
  45. #define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25)
  46. #define SNB_C1_AUTO_UNDEMOTE (1UL << 27)
  47. #define SNB_C3_AUTO_UNDEMOTE (1UL << 28)
  48. #define MSR_PLATFORM_INFO 0x000000ce
  49. #define MSR_MTRRcap 0x000000fe
  50. #define MSR_IA32_BBL_CR_CTL 0x00000119
  51. #define MSR_IA32_BBL_CR_CTL3 0x0000011e
  52. #define MSR_IA32_SYSENTER_CS 0x00000174
  53. #define MSR_IA32_SYSENTER_ESP 0x00000175
  54. #define MSR_IA32_SYSENTER_EIP 0x00000176
  55. #define MSR_IA32_MCG_CAP 0x00000179
  56. #define MSR_IA32_MCG_STATUS 0x0000017a
  57. #define MSR_IA32_MCG_CTL 0x0000017b
  58. #define MSR_OFFCORE_RSP_0 0x000001a6
  59. #define MSR_OFFCORE_RSP_1 0x000001a7
  60. #define MSR_NHM_TURBO_RATIO_LIMIT 0x000001ad
  61. #define MSR_IVT_TURBO_RATIO_LIMIT 0x000001ae
  62. #define MSR_LBR_SELECT 0x000001c8
  63. #define MSR_LBR_TOS 0x000001c9
  64. #define MSR_LBR_NHM_FROM 0x00000680
  65. #define MSR_LBR_NHM_TO 0x000006c0
  66. #define MSR_LBR_CORE_FROM 0x00000040
  67. #define MSR_LBR_CORE_TO 0x00000060
  68. #define MSR_IA32_PEBS_ENABLE 0x000003f1
  69. #define MSR_IA32_DS_AREA 0x00000600
  70. #define MSR_IA32_PERF_CAPABILITIES 0x00000345
  71. #define MSR_PEBS_LD_LAT_THRESHOLD 0x000003f6
  72. #define MSR_MTRRfix64K_00000 0x00000250
  73. #define MSR_MTRRfix16K_80000 0x00000258
  74. #define MSR_MTRRfix16K_A0000 0x00000259
  75. #define MSR_MTRRfix4K_C0000 0x00000268
  76. #define MSR_MTRRfix4K_C8000 0x00000269
  77. #define MSR_MTRRfix4K_D0000 0x0000026a
  78. #define MSR_MTRRfix4K_D8000 0x0000026b
  79. #define MSR_MTRRfix4K_E0000 0x0000026c
  80. #define MSR_MTRRfix4K_E8000 0x0000026d
  81. #define MSR_MTRRfix4K_F0000 0x0000026e
  82. #define MSR_MTRRfix4K_F8000 0x0000026f
  83. #define MSR_MTRRdefType 0x000002ff
  84. #define MSR_IA32_CR_PAT 0x00000277
  85. #define MSR_IA32_DEBUGCTLMSR 0x000001d9
  86. #define MSR_IA32_LASTBRANCHFROMIP 0x000001db
  87. #define MSR_IA32_LASTBRANCHTOIP 0x000001dc
  88. #define MSR_IA32_LASTINTFROMIP 0x000001dd
  89. #define MSR_IA32_LASTINTTOIP 0x000001de
  90. /* DEBUGCTLMSR bits (others vary by model): */
  91. #define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */
  92. /* single-step on branches */
  93. #define DEBUGCTLMSR_BTF (1UL << 1)
  94. #define DEBUGCTLMSR_TR (1UL << 6)
  95. #define DEBUGCTLMSR_BTS (1UL << 7)
  96. #define DEBUGCTLMSR_BTINT (1UL << 8)
  97. #define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9)
  98. #define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10)
  99. #define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11)
  100. #define MSR_IA32_POWER_CTL 0x000001fc
  101. #define MSR_IA32_MC0_CTL 0x00000400
  102. #define MSR_IA32_MC0_STATUS 0x00000401
  103. #define MSR_IA32_MC0_ADDR 0x00000402
  104. #define MSR_IA32_MC0_MISC 0x00000403
  105. /* C-state Residency Counters */
  106. #define MSR_PKG_C3_RESIDENCY 0x000003f8
  107. #define MSR_PKG_C6_RESIDENCY 0x000003f9
  108. #define MSR_PKG_C7_RESIDENCY 0x000003fa
  109. #define MSR_CORE_C3_RESIDENCY 0x000003fc
  110. #define MSR_CORE_C6_RESIDENCY 0x000003fd
  111. #define MSR_CORE_C7_RESIDENCY 0x000003fe
  112. #define MSR_PKG_C2_RESIDENCY 0x0000060d
  113. #define MSR_PKG_C8_RESIDENCY 0x00000630
  114. #define MSR_PKG_C9_RESIDENCY 0x00000631
  115. #define MSR_PKG_C10_RESIDENCY 0x00000632
  116. /* Run Time Average Power Limiting (RAPL) Interface */
  117. #define MSR_RAPL_POWER_UNIT 0x00000606
  118. #define MSR_PKG_POWER_LIMIT 0x00000610
  119. #define MSR_PKG_ENERGY_STATUS 0x00000611
  120. #define MSR_PKG_PERF_STATUS 0x00000613
  121. #define MSR_PKG_POWER_INFO 0x00000614
  122. #define MSR_DRAM_POWER_LIMIT 0x00000618
  123. #define MSR_DRAM_ENERGY_STATUS 0x00000619
  124. #define MSR_DRAM_PERF_STATUS 0x0000061b
  125. #define MSR_DRAM_POWER_INFO 0x0000061c
  126. #define MSR_PP0_POWER_LIMIT 0x00000638
  127. #define MSR_PP0_ENERGY_STATUS 0x00000639
  128. #define MSR_PP0_POLICY 0x0000063a
  129. #define MSR_PP0_PERF_STATUS 0x0000063b
  130. #define MSR_PP1_POWER_LIMIT 0x00000640
  131. #define MSR_PP1_ENERGY_STATUS 0x00000641
  132. #define MSR_PP1_POLICY 0x00000642
  133. #define MSR_CORE_C1_RES 0x00000660
  134. #define MSR_AMD64_MC0_MASK 0xc0010044
  135. #define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x))
  136. #define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x))
  137. #define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x))
  138. #define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x))
  139. #define MSR_AMD64_MCx_MASK(x) (MSR_AMD64_MC0_MASK + (x))
  140. /* These are consecutive and not in the normal 4er MCE bank block */
  141. #define MSR_IA32_MC0_CTL2 0x00000280
  142. #define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x))
  143. #define MSR_P6_PERFCTR0 0x000000c1
  144. #define MSR_P6_PERFCTR1 0x000000c2
  145. #define MSR_P6_EVNTSEL0 0x00000186
  146. #define MSR_P6_EVNTSEL1 0x00000187
  147. #define MSR_KNC_PERFCTR0 0x00000020
  148. #define MSR_KNC_PERFCTR1 0x00000021
  149. #define MSR_KNC_EVNTSEL0 0x00000028
  150. #define MSR_KNC_EVNTSEL1 0x00000029
  151. /* Alternative perfctr range with full access. */
  152. #define MSR_IA32_PMC0 0x000004c1
  153. /* AMD64 MSRs. Not complete. See the architecture manual for a more
  154. complete list. */
  155. #define MSR_AMD64_PATCH_LEVEL 0x0000008b
  156. #define MSR_AMD64_TSC_RATIO 0xc0000104
  157. #define MSR_AMD64_NB_CFG 0xc001001f
  158. #define MSR_AMD64_PATCH_LOADER 0xc0010020
  159. #define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140
  160. #define MSR_AMD64_OSVW_STATUS 0xc0010141
  161. #define MSR_AMD64_LS_CFG 0xc0011020
  162. #define MSR_AMD64_DC_CFG 0xc0011022
  163. #define MSR_AMD64_BU_CFG2 0xc001102a
  164. #define MSR_AMD64_IBSFETCHCTL 0xc0011030
  165. #define MSR_AMD64_IBSFETCHLINAD 0xc0011031
  166. #define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032
  167. #define MSR_AMD64_IBSFETCH_REG_COUNT 3
  168. #define MSR_AMD64_IBSFETCH_REG_MASK ((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1)
  169. #define MSR_AMD64_IBSOPCTL 0xc0011033
  170. #define MSR_AMD64_IBSOPRIP 0xc0011034
  171. #define MSR_AMD64_IBSOPDATA 0xc0011035
  172. #define MSR_AMD64_IBSOPDATA2 0xc0011036
  173. #define MSR_AMD64_IBSOPDATA3 0xc0011037
  174. #define MSR_AMD64_IBSDCLINAD 0xc0011038
  175. #define MSR_AMD64_IBSDCPHYSAD 0xc0011039
  176. #define MSR_AMD64_IBSOP_REG_COUNT 7
  177. #define MSR_AMD64_IBSOP_REG_MASK ((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1)
  178. #define MSR_AMD64_IBSCTL 0xc001103a
  179. #define MSR_AMD64_IBSBRTARGET 0xc001103b
  180. #define MSR_AMD64_IBS_REG_COUNT_MAX 8 /* includes MSR_AMD64_IBSBRTARGET */
  181. /* Fam 16h MSRs */
  182. #define MSR_F16H_L2I_PERF_CTL 0xc0010230
  183. #define MSR_F16H_L2I_PERF_CTR 0xc0010231
  184. /* Fam 15h MSRs */
  185. #define MSR_F15H_PERF_CTL 0xc0010200
  186. #define MSR_F15H_PERF_CTR 0xc0010201
  187. #define MSR_F15H_NB_PERF_CTL 0xc0010240
  188. #define MSR_F15H_NB_PERF_CTR 0xc0010241
  189. /* Fam 10h MSRs */
  190. #define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058
  191. #define FAM10H_MMIO_CONF_ENABLE (1<<0)
  192. #define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf
  193. #define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
  194. #define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL
  195. #define FAM10H_MMIO_CONF_BASE_SHIFT 20
  196. #define MSR_FAM10H_NODE_ID 0xc001100c
  197. /* K8 MSRs */
  198. #define MSR_K8_TOP_MEM1 0xc001001a
  199. #define MSR_K8_TOP_MEM2 0xc001001d
  200. #define MSR_K8_SYSCFG 0xc0010010
  201. #define MSR_K8_INT_PENDING_MSG 0xc0010055
  202. /* C1E active bits in int pending message */
  203. #define K8_INTP_C1E_ACTIVE_MASK 0x18000000
  204. #define MSR_K8_TSEG_ADDR 0xc0010112
  205. #define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */
  206. #define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */
  207. #define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */
  208. /* K7 MSRs */
  209. #define MSR_K7_EVNTSEL0 0xc0010000
  210. #define MSR_K7_PERFCTR0 0xc0010004
  211. #define MSR_K7_EVNTSEL1 0xc0010001
  212. #define MSR_K7_PERFCTR1 0xc0010005
  213. #define MSR_K7_EVNTSEL2 0xc0010002
  214. #define MSR_K7_PERFCTR2 0xc0010006
  215. #define MSR_K7_EVNTSEL3 0xc0010003
  216. #define MSR_K7_PERFCTR3 0xc0010007
  217. #define MSR_K7_CLK_CTL 0xc001001b
  218. #define MSR_K7_HWCR 0xc0010015
  219. #define MSR_K7_FID_VID_CTL 0xc0010041
  220. #define MSR_K7_FID_VID_STATUS 0xc0010042
  221. /* K6 MSRs */
  222. #define MSR_K6_WHCR 0xc0000082
  223. #define MSR_K6_UWCCR 0xc0000085
  224. #define MSR_K6_EPMR 0xc0000086
  225. #define MSR_K6_PSOR 0xc0000087
  226. #define MSR_K6_PFIR 0xc0000088
  227. /* Centaur-Hauls/IDT defined MSRs. */
  228. #define MSR_IDT_FCR1 0x00000107
  229. #define MSR_IDT_FCR2 0x00000108
  230. #define MSR_IDT_FCR3 0x00000109
  231. #define MSR_IDT_FCR4 0x0000010a
  232. #define MSR_IDT_MCR0 0x00000110
  233. #define MSR_IDT_MCR1 0x00000111
  234. #define MSR_IDT_MCR2 0x00000112
  235. #define MSR_IDT_MCR3 0x00000113
  236. #define MSR_IDT_MCR4 0x00000114
  237. #define MSR_IDT_MCR5 0x00000115
  238. #define MSR_IDT_MCR6 0x00000116
  239. #define MSR_IDT_MCR7 0x00000117
  240. #define MSR_IDT_MCR_CTRL 0x00000120
  241. /* VIA Cyrix defined MSRs*/
  242. #define MSR_VIA_FCR 0x00001107
  243. #define MSR_VIA_LONGHAUL 0x0000110a
  244. #define MSR_VIA_RNG 0x0000110b
  245. #define MSR_VIA_BCR2 0x00001147
  246. /* Transmeta defined MSRs */
  247. #define MSR_TMTA_LONGRUN_CTRL 0x80868010
  248. #define MSR_TMTA_LONGRUN_FLAGS 0x80868011
  249. #define MSR_TMTA_LRTI_READOUT 0x80868018
  250. #define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a
  251. /* Intel defined MSRs. */
  252. #define MSR_IA32_P5_MC_ADDR 0x00000000
  253. #define MSR_IA32_P5_MC_TYPE 0x00000001
  254. #define MSR_IA32_TSC 0x00000010
  255. #define MSR_IA32_PLATFORM_ID 0x00000017
  256. #define MSR_IA32_EBL_CR_POWERON 0x0000002a
  257. #define MSR_EBC_FREQUENCY_ID 0x0000002c
  258. #define MSR_SMI_COUNT 0x00000034
  259. #define MSR_IA32_FEATURE_CONTROL 0x0000003a
  260. #define MSR_IA32_TSC_ADJUST 0x0000003b
  261. #define FEATURE_CONTROL_LOCKED (1<<0)
  262. #define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1<<1)
  263. #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
  264. #define MSR_IA32_APICBASE 0x0000001b
  265. #define MSR_IA32_APICBASE_BSP (1<<8)
  266. #define MSR_IA32_APICBASE_ENABLE (1<<11)
  267. #define MSR_IA32_APICBASE_BASE (0xfffff<<12)
  268. #define MSR_IA32_TSCDEADLINE 0x000006e0
  269. #define MSR_IA32_UCODE_WRITE 0x00000079
  270. #define MSR_IA32_UCODE_REV 0x0000008b
  271. #define MSR_IA32_PERF_STATUS 0x00000198
  272. #define MSR_IA32_PERF_CTL 0x00000199
  273. #define MSR_AMD_PSTATE_DEF_BASE 0xc0010064
  274. #define MSR_AMD_PERF_STATUS 0xc0010063
  275. #define MSR_AMD_PERF_CTL 0xc0010062
  276. #define MSR_IA32_MPERF 0x000000e7
  277. #define MSR_IA32_APERF 0x000000e8
  278. #define MSR_IA32_THERM_CONTROL 0x0000019a
  279. #define MSR_IA32_THERM_INTERRUPT 0x0000019b
  280. #define THERM_INT_HIGH_ENABLE (1 << 0)
  281. #define THERM_INT_LOW_ENABLE (1 << 1)
  282. #define THERM_INT_PLN_ENABLE (1 << 24)
  283. #define MSR_IA32_THERM_STATUS 0x0000019c
  284. #define THERM_STATUS_PROCHOT (1 << 0)
  285. #define THERM_STATUS_POWER_LIMIT (1 << 10)
  286. #define MSR_THERM2_CTL 0x0000019d
  287. #define MSR_THERM2_CTL_TM_SELECT (1ULL << 16)
  288. #define MSR_IA32_MISC_ENABLE 0x000001a0
  289. #define MSR_IA32_TEMPERATURE_TARGET 0x000001a2
  290. #define MSR_IA32_ENERGY_PERF_BIAS 0x000001b0
  291. #define ENERGY_PERF_BIAS_PERFORMANCE 0
  292. #define ENERGY_PERF_BIAS_NORMAL 6
  293. #define ENERGY_PERF_BIAS_POWERSAVE 15
  294. #define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1
  295. #define PACKAGE_THERM_STATUS_PROCHOT (1 << 0)
  296. #define PACKAGE_THERM_STATUS_POWER_LIMIT (1 << 10)
  297. #define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2
  298. #define PACKAGE_THERM_INT_HIGH_ENABLE (1 << 0)
  299. #define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1)
  300. #define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24)
  301. /* Thermal Thresholds Support */
  302. #define THERM_INT_THRESHOLD0_ENABLE (1 << 15)
  303. #define THERM_SHIFT_THRESHOLD0 8
  304. #define THERM_MASK_THRESHOLD0 (0x7f << THERM_SHIFT_THRESHOLD0)
  305. #define THERM_INT_THRESHOLD1_ENABLE (1 << 23)
  306. #define THERM_SHIFT_THRESHOLD1 16
  307. #define THERM_MASK_THRESHOLD1 (0x7f << THERM_SHIFT_THRESHOLD1)
  308. #define THERM_STATUS_THRESHOLD0 (1 << 6)
  309. #define THERM_LOG_THRESHOLD0 (1 << 7)
  310. #define THERM_STATUS_THRESHOLD1 (1 << 8)
  311. #define THERM_LOG_THRESHOLD1 (1 << 9)
  312. /* MISC_ENABLE bits: architectural */
  313. #define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << 0)
  314. #define MSR_IA32_MISC_ENABLE_TCC (1ULL << 1)
  315. #define MSR_IA32_MISC_ENABLE_EMON (1ULL << 7)
  316. #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << 11)
  317. #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << 12)
  318. #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << 16)
  319. #define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << 18)
  320. #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << 22)
  321. #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << 23)
  322. #define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << 34)
  323. /* MISC_ENABLE bits: model-specific, meaning may vary from core to core */
  324. #define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << 2)
  325. #define MSR_IA32_MISC_ENABLE_TM1 (1ULL << 3)
  326. #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << 4)
  327. #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << 6)
  328. #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << 8)
  329. #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << 9)
  330. #define MSR_IA32_MISC_ENABLE_FERR (1ULL << 10)
  331. #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << 10)
  332. #define MSR_IA32_MISC_ENABLE_TM2 (1ULL << 13)
  333. #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << 19)
  334. #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << 20)
  335. #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << 24)
  336. #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << 37)
  337. #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << 38)
  338. #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << 39)
  339. #define MSR_IA32_TSC_DEADLINE 0x000006E0
  340. /* P4/Xeon+ specific */
  341. #define MSR_IA32_MCG_EAX 0x00000180
  342. #define MSR_IA32_MCG_EBX 0x00000181
  343. #define MSR_IA32_MCG_ECX 0x00000182
  344. #define MSR_IA32_MCG_EDX 0x00000183
  345. #define MSR_IA32_MCG_ESI 0x00000184
  346. #define MSR_IA32_MCG_EDI 0x00000185
  347. #define MSR_IA32_MCG_EBP 0x00000186
  348. #define MSR_IA32_MCG_ESP 0x00000187
  349. #define MSR_IA32_MCG_EFLAGS 0x00000188
  350. #define MSR_IA32_MCG_EIP 0x00000189
  351. #define MSR_IA32_MCG_RESERVED 0x0000018a
  352. /* Pentium IV performance counter MSRs */
  353. #define MSR_P4_BPU_PERFCTR0 0x00000300
  354. #define MSR_P4_BPU_PERFCTR1 0x00000301
  355. #define MSR_P4_BPU_PERFCTR2 0x00000302
  356. #define MSR_P4_BPU_PERFCTR3 0x00000303
  357. #define MSR_P4_MS_PERFCTR0 0x00000304
  358. #define MSR_P4_MS_PERFCTR1 0x00000305
  359. #define MSR_P4_MS_PERFCTR2 0x00000306
  360. #define MSR_P4_MS_PERFCTR3 0x00000307
  361. #define MSR_P4_FLAME_PERFCTR0 0x00000308
  362. #define MSR_P4_FLAME_PERFCTR1 0x00000309
  363. #define MSR_P4_FLAME_PERFCTR2 0x0000030a
  364. #define MSR_P4_FLAME_PERFCTR3 0x0000030b
  365. #define MSR_P4_IQ_PERFCTR0 0x0000030c
  366. #define MSR_P4_IQ_PERFCTR1 0x0000030d
  367. #define MSR_P4_IQ_PERFCTR2 0x0000030e
  368. #define MSR_P4_IQ_PERFCTR3 0x0000030f
  369. #define MSR_P4_IQ_PERFCTR4 0x00000310
  370. #define MSR_P4_IQ_PERFCTR5 0x00000311
  371. #define MSR_P4_BPU_CCCR0 0x00000360
  372. #define MSR_P4_BPU_CCCR1 0x00000361
  373. #define MSR_P4_BPU_CCCR2 0x00000362
  374. #define MSR_P4_BPU_CCCR3 0x00000363
  375. #define MSR_P4_MS_CCCR0 0x00000364
  376. #define MSR_P4_MS_CCCR1 0x00000365
  377. #define MSR_P4_MS_CCCR2 0x00000366
  378. #define MSR_P4_MS_CCCR3 0x00000367
  379. #define MSR_P4_FLAME_CCCR0 0x00000368
  380. #define MSR_P4_FLAME_CCCR1 0x00000369
  381. #define MSR_P4_FLAME_CCCR2 0x0000036a
  382. #define MSR_P4_FLAME_CCCR3 0x0000036b
  383. #define MSR_P4_IQ_CCCR0 0x0000036c
  384. #define MSR_P4_IQ_CCCR1 0x0000036d
  385. #define MSR_P4_IQ_CCCR2 0x0000036e
  386. #define MSR_P4_IQ_CCCR3 0x0000036f
  387. #define MSR_P4_IQ_CCCR4 0x00000370
  388. #define MSR_P4_IQ_CCCR5 0x00000371
  389. #define MSR_P4_ALF_ESCR0 0x000003ca
  390. #define MSR_P4_ALF_ESCR1 0x000003cb
  391. #define MSR_P4_BPU_ESCR0 0x000003b2
  392. #define MSR_P4_BPU_ESCR1 0x000003b3
  393. #define MSR_P4_BSU_ESCR0 0x000003a0
  394. #define MSR_P4_BSU_ESCR1 0x000003a1
  395. #define MSR_P4_CRU_ESCR0 0x000003b8
  396. #define MSR_P4_CRU_ESCR1 0x000003b9
  397. #define MSR_P4_CRU_ESCR2 0x000003cc
  398. #define MSR_P4_CRU_ESCR3 0x000003cd
  399. #define MSR_P4_CRU_ESCR4 0x000003e0
  400. #define MSR_P4_CRU_ESCR5 0x000003e1
  401. #define MSR_P4_DAC_ESCR0 0x000003a8
  402. #define MSR_P4_DAC_ESCR1 0x000003a9
  403. #define MSR_P4_FIRM_ESCR0 0x000003a4
  404. #define MSR_P4_FIRM_ESCR1 0x000003a5
  405. #define MSR_P4_FLAME_ESCR0 0x000003a6
  406. #define MSR_P4_FLAME_ESCR1 0x000003a7
  407. #define MSR_P4_FSB_ESCR0 0x000003a2
  408. #define MSR_P4_FSB_ESCR1 0x000003a3
  409. #define MSR_P4_IQ_ESCR0 0x000003ba
  410. #define MSR_P4_IQ_ESCR1 0x000003bb
  411. #define MSR_P4_IS_ESCR0 0x000003b4
  412. #define MSR_P4_IS_ESCR1 0x000003b5
  413. #define MSR_P4_ITLB_ESCR0 0x000003b6
  414. #define MSR_P4_ITLB_ESCR1 0x000003b7
  415. #define MSR_P4_IX_ESCR0 0x000003c8
  416. #define MSR_P4_IX_ESCR1 0x000003c9
  417. #define MSR_P4_MOB_ESCR0 0x000003aa
  418. #define MSR_P4_MOB_ESCR1 0x000003ab
  419. #define MSR_P4_MS_ESCR0 0x000003c0
  420. #define MSR_P4_MS_ESCR1 0x000003c1
  421. #define MSR_P4_PMH_ESCR0 0x000003ac
  422. #define MSR_P4_PMH_ESCR1 0x000003ad
  423. #define MSR_P4_RAT_ESCR0 0x000003bc
  424. #define MSR_P4_RAT_ESCR1 0x000003bd
  425. #define MSR_P4_SAAT_ESCR0 0x000003ae
  426. #define MSR_P4_SAAT_ESCR1 0x000003af
  427. #define MSR_P4_SSU_ESCR0 0x000003be
  428. #define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */
  429. #define MSR_P4_TBPU_ESCR0 0x000003c2
  430. #define MSR_P4_TBPU_ESCR1 0x000003c3
  431. #define MSR_P4_TC_ESCR0 0x000003c4
  432. #define MSR_P4_TC_ESCR1 0x000003c5
  433. #define MSR_P4_U2L_ESCR0 0x000003b0
  434. #define MSR_P4_U2L_ESCR1 0x000003b1
  435. #define MSR_P4_PEBS_MATRIX_VERT 0x000003f2
  436. /* Intel Core-based CPU performance counters */
  437. #define MSR_CORE_PERF_FIXED_CTR0 0x00000309
  438. #define MSR_CORE_PERF_FIXED_CTR1 0x0000030a
  439. #define MSR_CORE_PERF_FIXED_CTR2 0x0000030b
  440. #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d
  441. #define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e
  442. #define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f
  443. #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390
  444. /* Geode defined MSRs */
  445. #define MSR_GEODE_BUSCONT_CONF0 0x00001900
  446. /* Intel VT MSRs */
  447. #define MSR_IA32_VMX_BASIC 0x00000480
  448. #define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
  449. #define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482
  450. #define MSR_IA32_VMX_EXIT_CTLS 0x00000483
  451. #define MSR_IA32_VMX_ENTRY_CTLS 0x00000484
  452. #define MSR_IA32_VMX_MISC 0x00000485
  453. #define MSR_IA32_VMX_CR0_FIXED0 0x00000486
  454. #define MSR_IA32_VMX_CR0_FIXED1 0x00000487
  455. #define MSR_IA32_VMX_CR4_FIXED0 0x00000488
  456. #define MSR_IA32_VMX_CR4_FIXED1 0x00000489
  457. #define MSR_IA32_VMX_VMCS_ENUM 0x0000048a
  458. #define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
  459. #define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
  460. #define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d
  461. #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
  462. #define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f
  463. #define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490
  464. #define MSR_IA32_VMX_VMFUNC 0x00000491
  465. /* VMX_BASIC bits and bitmasks */
  466. #define VMX_BASIC_VMCS_SIZE_SHIFT 32
  467. #define VMX_BASIC_64 0x0001000000000000LLU
  468. #define VMX_BASIC_MEM_TYPE_SHIFT 50
  469. #define VMX_BASIC_MEM_TYPE_MASK 0x003c000000000000LLU
  470. #define VMX_BASIC_MEM_TYPE_WB 6LLU
  471. #define VMX_BASIC_INOUT 0x0040000000000000LLU
  472. /* MSR_IA32_VMX_MISC bits */
  473. #define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29)
  474. #define MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE 0x1F
  475. /* AMD-V MSRs */
  476. #define MSR_VM_CR 0xc0010114
  477. #define MSR_VM_IGNNE 0xc0010115
  478. #define MSR_VM_HSAVE_PA 0xc0010117
  479. #endif /* _ASM_X86_MSR_INDEX_H */