clock_am43xx.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231
  1. /*
  2. * clock_am43xx.c
  3. *
  4. * clocks for AM43XX based boards
  5. * Derived from AM33XX based boards
  6. *
  7. * Copyright (C) 2013, Texas Instruments, Incorporated - http://www.ti.com/
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <common.h>
  12. #include <asm/arch/cpu.h>
  13. #include <asm/arch/clock.h>
  14. #include <asm/arch/hardware.h>
  15. #include <asm/arch/sys_proto.h>
  16. #include <asm/io.h>
  17. struct cm_perpll *const cmper = (struct cm_perpll *)CM_PER;
  18. struct cm_wkuppll *const cmwkup = (struct cm_wkuppll *)CM_WKUP;
  19. struct cm_dpll *const cmdpll = (struct cm_dpll *)CM_DPLL;
  20. const struct dpll_regs dpll_mpu_regs = {
  21. .cm_clkmode_dpll = CM_WKUP + 0x560,
  22. .cm_idlest_dpll = CM_WKUP + 0x564,
  23. .cm_clksel_dpll = CM_WKUP + 0x56c,
  24. .cm_div_m2_dpll = CM_WKUP + 0x570,
  25. };
  26. const struct dpll_regs dpll_core_regs = {
  27. .cm_clkmode_dpll = CM_WKUP + 0x520,
  28. .cm_idlest_dpll = CM_WKUP + 0x524,
  29. .cm_clksel_dpll = CM_WKUP + 0x52C,
  30. .cm_div_m4_dpll = CM_WKUP + 0x538,
  31. .cm_div_m5_dpll = CM_WKUP + 0x53C,
  32. .cm_div_m6_dpll = CM_WKUP + 0x540,
  33. };
  34. const struct dpll_regs dpll_per_regs = {
  35. .cm_clkmode_dpll = CM_WKUP + 0x5E0,
  36. .cm_idlest_dpll = CM_WKUP + 0x5E4,
  37. .cm_clksel_dpll = CM_WKUP + 0x5EC,
  38. .cm_div_m2_dpll = CM_WKUP + 0x5F0,
  39. };
  40. const struct dpll_regs dpll_ddr_regs = {
  41. .cm_clkmode_dpll = CM_WKUP + 0x5A0,
  42. .cm_idlest_dpll = CM_WKUP + 0x5A4,
  43. .cm_clksel_dpll = CM_WKUP + 0x5AC,
  44. .cm_div_m2_dpll = CM_WKUP + 0x5B0,
  45. .cm_div_m4_dpll = CM_WKUP + 0x5B8,
  46. };
  47. void setup_clocks_for_console(void)
  48. {
  49. u32 clkctrl, idlest = MODULE_CLKCTRL_IDLEST_DISABLED;
  50. /* Do not add any spl_debug prints in this function */
  51. clrsetbits_le32(&cmwkup->wkclkstctrl, CD_CLKCTRL_CLKTRCTRL_MASK,
  52. CD_CLKCTRL_CLKTRCTRL_SW_WKUP <<
  53. CD_CLKCTRL_CLKTRCTRL_SHIFT);
  54. /* Enable UART0 */
  55. clrsetbits_le32(&cmwkup->wkup_uart0ctrl,
  56. MODULE_CLKCTRL_MODULEMODE_MASK,
  57. MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN <<
  58. MODULE_CLKCTRL_MODULEMODE_SHIFT);
  59. while ((idlest == MODULE_CLKCTRL_IDLEST_DISABLED) ||
  60. (idlest == MODULE_CLKCTRL_IDLEST_TRANSITIONING)) {
  61. clkctrl = readl(&cmwkup->wkup_uart0ctrl);
  62. idlest = (clkctrl & MODULE_CLKCTRL_IDLEST_MASK) >>
  63. MODULE_CLKCTRL_IDLEST_SHIFT;
  64. }
  65. }
  66. void enable_basic_clocks(void)
  67. {
  68. u32 *const clk_domains[] = {
  69. &cmper->l3clkstctrl,
  70. &cmper->l3sclkstctrl,
  71. &cmper->l4lsclkstctrl,
  72. &cmwkup->wkclkstctrl,
  73. &cmper->emifclkstctrl,
  74. 0
  75. };
  76. u32 *const clk_modules_explicit_en[] = {
  77. &cmper->l3clkctrl,
  78. &cmper->l4lsclkctrl,
  79. &cmper->l4fwclkctrl,
  80. &cmwkup->wkl4wkclkctrl,
  81. &cmper->l3instrclkctrl,
  82. &cmper->l4hsclkctrl,
  83. &cmwkup->wkgpio0clkctrl,
  84. &cmwkup->wkctrlclkctrl,
  85. &cmper->timer2clkctrl,
  86. &cmper->gpmcclkctrl,
  87. &cmper->elmclkctrl,
  88. &cmper->mmc0clkctrl,
  89. &cmper->mmc1clkctrl,
  90. &cmwkup->wkup_i2c0ctrl,
  91. &cmper->gpio1clkctrl,
  92. &cmper->gpio2clkctrl,
  93. &cmper->gpio3clkctrl,
  94. &cmper->gpio4clkctrl,
  95. &cmper->gpio5clkctrl,
  96. &cmper->i2c1clkctrl,
  97. &cmper->cpgmac0clkctrl,
  98. &cmper->emiffwclkctrl,
  99. &cmper->emifclkctrl,
  100. &cmper->otfaemifclkctrl,
  101. &cmper->qspiclkctrl,
  102. &cmper->spi0clkctrl,
  103. 0
  104. };
  105. do_enable_clocks(clk_domains, clk_modules_explicit_en, 1);
  106. /* Select the Master osc clk as Timer2 clock source */
  107. writel(0x1, &cmdpll->clktimer2clk);
  108. /* For OPP100 the mac clock should be /5. */
  109. writel(0x4, &cmdpll->clkselmacclk);
  110. }
  111. #ifdef CONFIG_TI_EDMA3
  112. void enable_edma3_clocks(void)
  113. {
  114. u32 *const clk_domains_edma3[] = {
  115. 0
  116. };
  117. u32 *const clk_modules_explicit_en_edma3[] = {
  118. &cmper->tpccclkctrl,
  119. &cmper->tptc0clkctrl,
  120. 0
  121. };
  122. do_enable_clocks(clk_domains_edma3,
  123. clk_modules_explicit_en_edma3,
  124. 1);
  125. }
  126. void disable_edma3_clocks(void)
  127. {
  128. u32 *const clk_domains_edma3[] = {
  129. 0
  130. };
  131. u32 *const clk_modules_disable_edma3[] = {
  132. &cmper->tpccclkctrl,
  133. &cmper->tptc0clkctrl,
  134. 0
  135. };
  136. do_disable_clocks(clk_domains_edma3,
  137. clk_modules_disable_edma3,
  138. 1);
  139. }
  140. #endif
  141. #if defined(CONFIG_USB_DWC3) || defined(CONFIG_USB_XHCI_OMAP)
  142. void enable_usb_clocks(int index)
  143. {
  144. u32 *usbclkctrl = 0;
  145. u32 *usbphyocp2scpclkctrl = 0;
  146. if (index == 0) {
  147. usbclkctrl = &cmper->usb0clkctrl;
  148. usbphyocp2scpclkctrl = &cmper->usbphyocp2scp0clkctrl;
  149. setbits_le32(&cmper->usb0clkctrl,
  150. USBOTGSSX_CLKCTRL_OPTFCLKEN_REFCLK960);
  151. setbits_le32(&cmwkup->usbphy0clkctrl,
  152. USBPHY0_CLKCTRL_OPTFCLKEN_CLK32K);
  153. } else if (index == 1) {
  154. usbclkctrl = &cmper->usb1clkctrl;
  155. usbphyocp2scpclkctrl = &cmper->usbphyocp2scp1clkctrl;
  156. setbits_le32(&cmper->usb1clkctrl,
  157. USBOTGSSX_CLKCTRL_OPTFCLKEN_REFCLK960);
  158. setbits_le32(&cmwkup->usbphy1clkctrl,
  159. USBPHY0_CLKCTRL_OPTFCLKEN_CLK32K);
  160. }
  161. u32 *const clk_domains_usb[] = {
  162. 0
  163. };
  164. u32 *const clk_modules_explicit_en_usb[] = {
  165. usbclkctrl,
  166. usbphyocp2scpclkctrl,
  167. 0
  168. };
  169. do_enable_clocks(clk_domains_usb, clk_modules_explicit_en_usb, 1);
  170. }
  171. void disable_usb_clocks(int index)
  172. {
  173. u32 *usbclkctrl = 0;
  174. u32 *usbphyocp2scpclkctrl = 0;
  175. if (index == 0) {
  176. usbclkctrl = &cmper->usb0clkctrl;
  177. usbphyocp2scpclkctrl = &cmper->usbphyocp2scp0clkctrl;
  178. clrbits_le32(&cmper->usb0clkctrl,
  179. USBOTGSSX_CLKCTRL_OPTFCLKEN_REFCLK960);
  180. clrbits_le32(&cmwkup->usbphy0clkctrl,
  181. USBPHY0_CLKCTRL_OPTFCLKEN_CLK32K);
  182. } else if (index == 1) {
  183. usbclkctrl = &cmper->usb1clkctrl;
  184. usbphyocp2scpclkctrl = &cmper->usbphyocp2scp1clkctrl;
  185. clrbits_le32(&cmper->usb1clkctrl,
  186. USBOTGSSX_CLKCTRL_OPTFCLKEN_REFCLK960);
  187. clrbits_le32(&cmwkup->usbphy1clkctrl,
  188. USBPHY0_CLKCTRL_OPTFCLKEN_CLK32K);
  189. }
  190. u32 *const clk_domains_usb[] = {
  191. 0
  192. };
  193. u32 *const clk_modules_disable_usb[] = {
  194. usbclkctrl,
  195. usbphyocp2scpclkctrl,
  196. 0
  197. };
  198. do_disable_clocks(clk_domains_usb, clk_modules_disable_usb, 1);
  199. }
  200. #endif