ddr3_init.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) Marvell International Ltd. and its affiliates
  4. */
  5. #include <common.h>
  6. #include <i2c.h>
  7. #include <spl.h>
  8. #include <asm/io.h>
  9. #include <asm/arch/cpu.h>
  10. #include <asm/arch/soc.h>
  11. #include "ddr3_init.h"
  12. #if defined(MV88F78X60)
  13. #include "ddr3_axp_vars.h"
  14. #elif defined(MV88F67XX)
  15. #include "ddr3_a370_vars.h"
  16. #elif defined(MV88F672X)
  17. #include "ddr3_a375_vars.h"
  18. #endif
  19. #ifdef STATIC_TRAINING
  20. static void ddr3_static_training_init(void);
  21. #endif
  22. #ifdef DUNIT_STATIC
  23. static void ddr3_static_mc_init(void);
  24. #endif
  25. #if defined(DUNIT_STATIC) || defined(STATIC_TRAINING)
  26. MV_DRAM_MODES *ddr3_get_static_ddr_mode(void);
  27. #endif
  28. #if defined(MV88F672X)
  29. void get_target_freq(u32 freq_mode, u32 *ddr_freq, u32 *hclk_ps);
  30. #endif
  31. u32 mv_board_id_get(void);
  32. extern void ddr3_set_sw_wl_rl_debug(u32);
  33. extern void ddr3_set_pbs(u32);
  34. extern void ddr3_set_log_level(u32 val);
  35. static u32 log_level = DDR3_LOG_LEVEL;
  36. static u32 ddr3_init_main(void);
  37. /*
  38. * Name: ddr3_set_log_level
  39. * Desc: This routine initialize the log_level acording to nLogLevel
  40. * which getting from user
  41. * Args: nLogLevel
  42. * Notes:
  43. * Returns: None.
  44. */
  45. void ddr3_set_log_level(u32 val)
  46. {
  47. log_level = val;
  48. }
  49. /*
  50. * Name: ddr3_get_log_level
  51. * Desc: This routine returns the log level
  52. * Args: none
  53. * Notes:
  54. * Returns: log level.
  55. */
  56. u32 ddr3_get_log_level(void)
  57. {
  58. return log_level;
  59. }
  60. static void debug_print_reg(u32 reg)
  61. {
  62. printf("0x%08x = 0x%08x\n", reg, reg_read(reg));
  63. }
  64. static void print_dunit_setup(void)
  65. {
  66. puts("\n########### LOG LEVEL 1 (D-UNIT SETUP)###########\n");
  67. #ifdef DUNIT_STATIC
  68. puts("\nStatic D-UNIT Setup:\n");
  69. #endif
  70. #ifdef DUNIT_SPD
  71. puts("\nDynamic(using SPD) D-UNIT Setup:\n");
  72. #endif
  73. debug_print_reg(REG_SDRAM_CONFIG_ADDR);
  74. debug_print_reg(REG_DUNIT_CTRL_LOW_ADDR);
  75. debug_print_reg(REG_SDRAM_TIMING_LOW_ADDR);
  76. debug_print_reg(REG_SDRAM_TIMING_HIGH_ADDR);
  77. debug_print_reg(REG_SDRAM_ADDRESS_CTRL_ADDR);
  78. debug_print_reg(REG_SDRAM_OPEN_PAGES_ADDR);
  79. debug_print_reg(REG_SDRAM_OPERATION_ADDR);
  80. debug_print_reg(REG_SDRAM_MODE_ADDR);
  81. debug_print_reg(REG_SDRAM_EXT_MODE_ADDR);
  82. debug_print_reg(REG_DDR_CONT_HIGH_ADDR);
  83. debug_print_reg(REG_ODT_TIME_LOW_ADDR);
  84. debug_print_reg(REG_SDRAM_ERROR_ADDR);
  85. debug_print_reg(REG_SDRAM_AUTO_PWR_SAVE_ADDR);
  86. debug_print_reg(REG_OUDDR3_TIMING_ADDR);
  87. debug_print_reg(REG_ODT_TIME_HIGH_ADDR);
  88. debug_print_reg(REG_SDRAM_ODT_CTRL_LOW_ADDR);
  89. debug_print_reg(REG_SDRAM_ODT_CTRL_HIGH_ADDR);
  90. debug_print_reg(REG_DUNIT_ODT_CTRL_ADDR);
  91. #ifndef MV88F67XX
  92. debug_print_reg(REG_DRAM_FIFO_CTRL_ADDR);
  93. debug_print_reg(REG_DRAM_AXI_CTRL_ADDR);
  94. debug_print_reg(REG_DRAM_ADDR_CTRL_DRIVE_STRENGTH_ADDR);
  95. debug_print_reg(REG_DRAM_DATA_DQS_DRIVE_STRENGTH_ADDR);
  96. debug_print_reg(REG_DRAM_VER_CAL_MACHINE_CTRL_ADDR);
  97. debug_print_reg(REG_DRAM_MAIN_PADS_CAL_ADDR);
  98. debug_print_reg(REG_DRAM_HOR_CAL_MACHINE_CTRL_ADDR);
  99. debug_print_reg(REG_CS_SIZE_SCRATCH_ADDR);
  100. debug_print_reg(REG_DYNAMIC_POWER_SAVE_ADDR);
  101. debug_print_reg(REG_READ_DATA_SAMPLE_DELAYS_ADDR);
  102. debug_print_reg(REG_READ_DATA_READY_DELAYS_ADDR);
  103. debug_print_reg(REG_DDR3_MR0_ADDR);
  104. debug_print_reg(REG_DDR3_MR1_ADDR);
  105. debug_print_reg(REG_DDR3_MR2_ADDR);
  106. debug_print_reg(REG_DDR3_MR3_ADDR);
  107. debug_print_reg(REG_DDR3_RANK_CTRL_ADDR);
  108. debug_print_reg(REG_DRAM_PHY_CONFIG_ADDR);
  109. debug_print_reg(REG_STATIC_DRAM_DLB_CONTROL);
  110. debug_print_reg(DLB_BUS_OPTIMIZATION_WEIGHTS_REG);
  111. debug_print_reg(DLB_AGING_REGISTER);
  112. debug_print_reg(DLB_EVICTION_CONTROL_REG);
  113. debug_print_reg(DLB_EVICTION_TIMERS_REGISTER_REG);
  114. #if defined(MV88F672X)
  115. debug_print_reg(REG_FASTPATH_WIN_CTRL_ADDR(0));
  116. debug_print_reg(REG_FASTPATH_WIN_BASE_ADDR(0));
  117. debug_print_reg(REG_FASTPATH_WIN_CTRL_ADDR(1));
  118. debug_print_reg(REG_FASTPATH_WIN_BASE_ADDR(1));
  119. #else
  120. debug_print_reg(REG_FASTPATH_WIN_0_CTRL_ADDR);
  121. #endif
  122. debug_print_reg(REG_CDI_CONFIG_ADDR);
  123. #endif
  124. }
  125. #if !defined(STATIC_TRAINING)
  126. static void ddr3_restore_and_set_final_windows(u32 *win_backup)
  127. {
  128. u32 ui, reg, cs;
  129. u32 win_ctrl_reg, num_of_win_regs;
  130. u32 cs_ena = ddr3_get_cs_ena_from_reg();
  131. #if defined(MV88F672X)
  132. if (DDR3_FAST_PATH_EN == 0)
  133. return;
  134. #endif
  135. #if defined(MV88F672X)
  136. win_ctrl_reg = REG_XBAR_WIN_16_CTRL_ADDR;
  137. num_of_win_regs = 8;
  138. #else
  139. win_ctrl_reg = REG_XBAR_WIN_4_CTRL_ADDR;
  140. num_of_win_regs = 16;
  141. #endif
  142. /* Return XBAR windows 4-7 or 16-19 init configuration */
  143. for (ui = 0; ui < num_of_win_regs; ui++)
  144. reg_write((win_ctrl_reg + 0x4 * ui), win_backup[ui]);
  145. DEBUG_INIT_FULL_S("DDR3 Training Sequence - Switching XBAR Window to FastPath Window\n");
  146. #if defined(MV88F672X)
  147. /* Set L2 filtering to 1G */
  148. reg_write(0x8c04, 0x40000000);
  149. /* Open fast path windows */
  150. for (cs = 0; cs < MAX_CS; cs++) {
  151. if (cs_ena & (1 << cs)) {
  152. /* set fast path window control for the cs */
  153. reg = 0x1FFFFFE1;
  154. reg |= (cs << 2);
  155. reg |= (SDRAM_CS_SIZE & 0xFFFF0000);
  156. /* Open fast path Window */
  157. reg_write(REG_FASTPATH_WIN_CTRL_ADDR(cs), reg);
  158. /* set fast path window base address for the cs */
  159. reg = (((SDRAM_CS_SIZE + 1) * cs) & 0xFFFF0000);
  160. /* Set base address */
  161. reg_write(REG_FASTPATH_WIN_BASE_ADDR(cs), reg);
  162. }
  163. }
  164. #else
  165. reg = 0x1FFFFFE1;
  166. for (cs = 0; cs < MAX_CS; cs++) {
  167. if (cs_ena & (1 << cs)) {
  168. reg |= (cs << 2);
  169. break;
  170. }
  171. }
  172. /* Open fast path Window to - 0.5G */
  173. reg_write(REG_FASTPATH_WIN_0_CTRL_ADDR, reg);
  174. #endif
  175. }
  176. static void ddr3_save_and_set_training_windows(u32 *win_backup)
  177. {
  178. u32 cs_ena = ddr3_get_cs_ena_from_reg();
  179. u32 reg, tmp_count, cs, ui;
  180. u32 win_ctrl_reg, win_base_reg, win_remap_reg;
  181. u32 num_of_win_regs, win_jump_index;
  182. #if defined(MV88F672X)
  183. /* Disable L2 filtering */
  184. reg_write(0x8c04, 0);
  185. win_ctrl_reg = REG_XBAR_WIN_16_CTRL_ADDR;
  186. win_base_reg = REG_XBAR_WIN_16_BASE_ADDR;
  187. win_remap_reg = REG_XBAR_WIN_16_REMAP_ADDR;
  188. win_jump_index = 0x8;
  189. num_of_win_regs = 8;
  190. #else
  191. win_ctrl_reg = REG_XBAR_WIN_4_CTRL_ADDR;
  192. win_base_reg = REG_XBAR_WIN_4_BASE_ADDR;
  193. win_remap_reg = REG_XBAR_WIN_4_REMAP_ADDR;
  194. win_jump_index = 0x10;
  195. num_of_win_regs = 16;
  196. #endif
  197. /* Close XBAR Window 19 - Not needed */
  198. /* {0x000200e8} - Open Mbus Window - 2G */
  199. reg_write(REG_XBAR_WIN_19_CTRL_ADDR, 0);
  200. /* Save XBAR Windows 4-19 init configurations */
  201. for (ui = 0; ui < num_of_win_regs; ui++)
  202. win_backup[ui] = reg_read(win_ctrl_reg + 0x4 * ui);
  203. /* Open XBAR Windows 4-7 or 16-19 for other CS */
  204. reg = 0;
  205. tmp_count = 0;
  206. for (cs = 0; cs < MAX_CS; cs++) {
  207. if (cs_ena & (1 << cs)) {
  208. switch (cs) {
  209. case 0:
  210. reg = 0x0E00;
  211. break;
  212. case 1:
  213. reg = 0x0D00;
  214. break;
  215. case 2:
  216. reg = 0x0B00;
  217. break;
  218. case 3:
  219. reg = 0x0700;
  220. break;
  221. }
  222. reg |= (1 << 0);
  223. reg |= (SDRAM_CS_SIZE & 0xFFFF0000);
  224. reg_write(win_ctrl_reg + win_jump_index * tmp_count,
  225. reg);
  226. reg = ((SDRAM_CS_SIZE + 1) * (tmp_count)) & 0xFFFF0000;
  227. reg_write(win_base_reg + win_jump_index * tmp_count,
  228. reg);
  229. if (win_remap_reg <= REG_XBAR_WIN_7_REMAP_ADDR) {
  230. reg_write(win_remap_reg +
  231. win_jump_index * tmp_count, 0);
  232. }
  233. tmp_count++;
  234. }
  235. }
  236. }
  237. #endif /* !defined(STATIC_TRAINING) */
  238. /*
  239. * Name: ddr3_init - Main DDR3 Init function
  240. * Desc: This routine initialize the DDR3 MC and runs HW training.
  241. * Args: None.
  242. * Notes:
  243. * Returns: None.
  244. */
  245. int ddr3_init(void)
  246. {
  247. unsigned int status;
  248. ddr3_set_pbs(DDR3_PBS);
  249. ddr3_set_sw_wl_rl_debug(DDR3_RUN_SW_WHEN_HW_FAIL);
  250. status = ddr3_init_main();
  251. if (status == MV_DDR3_TRAINING_ERR_BAD_SAR)
  252. DEBUG_INIT_S("DDR3 Training Error: Bad sample at reset");
  253. if (status == MV_DDR3_TRAINING_ERR_BAD_DIMM_SETUP)
  254. DEBUG_INIT_S("DDR3 Training Error: Bad DIMM setup");
  255. if (status == MV_DDR3_TRAINING_ERR_MAX_CS_LIMIT)
  256. DEBUG_INIT_S("DDR3 Training Error: Max CS limit");
  257. if (status == MV_DDR3_TRAINING_ERR_MAX_ENA_CS_LIMIT)
  258. DEBUG_INIT_S("DDR3 Training Error: Max enable CS limit");
  259. if (status == MV_DDR3_TRAINING_ERR_BAD_R_DIMM_SETUP)
  260. DEBUG_INIT_S("DDR3 Training Error: Bad R-DIMM setup");
  261. if (status == MV_DDR3_TRAINING_ERR_TWSI_FAIL)
  262. DEBUG_INIT_S("DDR3 Training Error: TWSI failure");
  263. if (status == MV_DDR3_TRAINING_ERR_DIMM_TYPE_NO_MATCH)
  264. DEBUG_INIT_S("DDR3 Training Error: DIMM type no match");
  265. if (status == MV_DDR3_TRAINING_ERR_TWSI_BAD_TYPE)
  266. DEBUG_INIT_S("DDR3 Training Error: TWSI bad type");
  267. if (status == MV_DDR3_TRAINING_ERR_BUS_WIDTH_NOT_MATCH)
  268. DEBUG_INIT_S("DDR3 Training Error: bus width no match");
  269. if (status > MV_DDR3_TRAINING_ERR_HW_FAIL_BASE)
  270. DEBUG_INIT_C("DDR3 Training Error: HW Failure 0x", status, 8);
  271. return status;
  272. }
  273. static void print_ddr_target_freq(u32 cpu_freq, u32 fab_opt)
  274. {
  275. puts("\nDDR3 Training Sequence - Run DDR3 at ");
  276. switch (cpu_freq) {
  277. #if defined(MV88F672X)
  278. case 21:
  279. puts("533 Mhz\n");
  280. break;
  281. #else
  282. case 1:
  283. puts("533 Mhz\n");
  284. break;
  285. case 2:
  286. if (fab_opt == 5)
  287. puts("600 Mhz\n");
  288. if (fab_opt == 9)
  289. puts("400 Mhz\n");
  290. break;
  291. case 3:
  292. puts("667 Mhz\n");
  293. break;
  294. case 4:
  295. if (fab_opt == 5)
  296. puts("750 Mhz\n");
  297. if (fab_opt == 9)
  298. puts("500 Mhz\n");
  299. break;
  300. case 0xa:
  301. puts("400 Mhz\n");
  302. break;
  303. case 0xb:
  304. if (fab_opt == 5)
  305. puts("800 Mhz\n");
  306. if (fab_opt == 9)
  307. puts("553 Mhz\n");
  308. if (fab_opt == 0xA)
  309. puts("640 Mhz\n");
  310. break;
  311. #endif
  312. default:
  313. puts("NOT DEFINED FREQ\n");
  314. }
  315. }
  316. static u32 ddr3_init_main(void)
  317. {
  318. u32 target_freq;
  319. u32 reg = 0;
  320. u32 cpu_freq, fab_opt, hclk_time_ps, soc_num;
  321. __maybe_unused u32 ecc = DRAM_ECC;
  322. __maybe_unused int dqs_clk_aligned = 0;
  323. __maybe_unused u32 scrub_offs, scrub_size;
  324. __maybe_unused u32 ddr_width = BUS_WIDTH;
  325. __maybe_unused int status;
  326. __maybe_unused u32 win_backup[16];
  327. /* SoC/Board special Initializtions */
  328. fab_opt = ddr3_get_fab_opt();
  329. #ifdef CONFIG_SPD_EEPROM
  330. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  331. #endif
  332. ddr3_print_version();
  333. DEBUG_INIT_S("4\n");
  334. /* Lib version 5.5.4 */
  335. fab_opt = ddr3_get_fab_opt();
  336. /* Switching CPU to MRVL ID */
  337. soc_num = (reg_read(REG_SAMPLE_RESET_HIGH_ADDR) & SAR1_CPU_CORE_MASK) >>
  338. SAR1_CPU_CORE_OFFSET;
  339. switch (soc_num) {
  340. case 0x3:
  341. reg_bit_set(CPU_CONFIGURATION_REG(3), CPU_MRVL_ID_OFFSET);
  342. reg_bit_set(CPU_CONFIGURATION_REG(2), CPU_MRVL_ID_OFFSET);
  343. case 0x1:
  344. reg_bit_set(CPU_CONFIGURATION_REG(1), CPU_MRVL_ID_OFFSET);
  345. case 0x0:
  346. reg_bit_set(CPU_CONFIGURATION_REG(0), CPU_MRVL_ID_OFFSET);
  347. default:
  348. break;
  349. }
  350. /* Power down deskew PLL */
  351. #if !defined(MV88F672X)
  352. /* 0x18780 [25] */
  353. reg = (reg_read(REG_DDRPHY_APLL_CTRL_ADDR) & ~(1 << 25));
  354. reg_write(REG_DDRPHY_APLL_CTRL_ADDR, reg);
  355. #endif
  356. /*
  357. * Stage 0 - Set board configuration
  358. */
  359. cpu_freq = ddr3_get_cpu_freq();
  360. if (fab_opt > FAB_OPT)
  361. fab_opt = FAB_OPT - 1;
  362. if (ddr3_get_log_level() > 0)
  363. print_ddr_target_freq(cpu_freq, fab_opt);
  364. #if defined(MV88F672X)
  365. get_target_freq(cpu_freq, &target_freq, &hclk_time_ps);
  366. #else
  367. target_freq = cpu_ddr_ratios[fab_opt][cpu_freq];
  368. hclk_time_ps = cpu_fab_clk_to_hclk[fab_opt][cpu_freq];
  369. #endif
  370. if ((target_freq == 0) || (hclk_time_ps == 0)) {
  371. DEBUG_INIT_S("DDR3 Training Sequence - FAILED - Wrong Sample at Reset Configurations\n");
  372. if (target_freq == 0) {
  373. DEBUG_INIT_C("target_freq", target_freq, 2);
  374. DEBUG_INIT_C("fab_opt", fab_opt, 2);
  375. DEBUG_INIT_C("cpu_freq", cpu_freq, 2);
  376. } else if (hclk_time_ps == 0) {
  377. DEBUG_INIT_C("hclk_time_ps", hclk_time_ps, 2);
  378. DEBUG_INIT_C("fab_opt", fab_opt, 2);
  379. DEBUG_INIT_C("cpu_freq", cpu_freq, 2);
  380. }
  381. return MV_DDR3_TRAINING_ERR_BAD_SAR;
  382. }
  383. #if defined(ECC_SUPPORT)
  384. scrub_offs = U_BOOT_START_ADDR;
  385. scrub_size = U_BOOT_SCRUB_SIZE;
  386. #else
  387. scrub_offs = 0;
  388. scrub_size = 0;
  389. #endif
  390. #if defined(ECC_SUPPORT) && defined(AUTO_DETECTION_SUPPORT)
  391. ecc = DRAM_ECC;
  392. #endif
  393. #if defined(ECC_SUPPORT) && defined(AUTO_DETECTION_SUPPORT)
  394. ecc = 0;
  395. if (ddr3_check_config(BUS_WIDTH_ECC_TWSI_ADDR, CONFIG_ECC))
  396. ecc = 1;
  397. #endif
  398. #ifdef DQS_CLK_ALIGNED
  399. dqs_clk_aligned = 1;
  400. #endif
  401. /* Check if DRAM is already initialized */
  402. if (reg_read(REG_BOOTROM_ROUTINE_ADDR) &
  403. (1 << REG_BOOTROM_ROUTINE_DRAM_INIT_OFFS)) {
  404. DEBUG_INIT_S("DDR3 Training Sequence - 2nd boot - Skip\n");
  405. return MV_OK;
  406. }
  407. /*
  408. * Stage 1 - Dunit Setup
  409. */
  410. #ifdef DUNIT_STATIC
  411. /*
  412. * For Static D-Unit Setup use must set the correct static values
  413. * at the ddr3_*soc*_vars.h file
  414. */
  415. DEBUG_INIT_FULL_S("DDR3 Training Sequence - Static MC Init\n");
  416. ddr3_static_mc_init();
  417. #ifdef ECC_SUPPORT
  418. ecc = DRAM_ECC;
  419. if (ecc) {
  420. reg = reg_read(REG_SDRAM_CONFIG_ADDR);
  421. reg |= (1 << REG_SDRAM_CONFIG_ECC_OFFS);
  422. reg_write(REG_SDRAM_CONFIG_ADDR, reg);
  423. }
  424. #endif
  425. #endif
  426. #if defined(MV88F78X60) || defined(MV88F672X)
  427. #if defined(AUTO_DETECTION_SUPPORT)
  428. /*
  429. * Configurations for both static and dynamic MC setups
  430. *
  431. * Dynamically Set 32Bit and ECC for AXP (Relevant only for
  432. * Marvell DB boards)
  433. */
  434. if (ddr3_check_config(BUS_WIDTH_ECC_TWSI_ADDR, CONFIG_BUS_WIDTH)) {
  435. ddr_width = 32;
  436. DEBUG_INIT_S("DDR3 Training Sequence - DRAM bus width 32Bit\n");
  437. }
  438. #endif
  439. #if defined(MV88F672X)
  440. reg = reg_read(REG_SDRAM_CONFIG_ADDR);
  441. if ((reg >> 15) & 1)
  442. ddr_width = 32;
  443. else
  444. ddr_width = 16;
  445. #endif
  446. #endif
  447. #ifdef DUNIT_SPD
  448. status = ddr3_dunit_setup(ecc, hclk_time_ps, &ddr_width);
  449. if (MV_OK != status) {
  450. DEBUG_INIT_S("DDR3 Training Sequence - FAILED (ddr3 Dunit Setup)\n");
  451. return status;
  452. }
  453. #endif
  454. /* Fix read ready phases for all SOC in reg 0x15C8 */
  455. reg = reg_read(REG_TRAINING_DEBUG_3_ADDR);
  456. reg &= ~(REG_TRAINING_DEBUG_3_MASK);
  457. reg |= 0x4; /* Phase 0 */
  458. reg &= ~(REG_TRAINING_DEBUG_3_MASK << REG_TRAINING_DEBUG_3_OFFS);
  459. reg |= (0x4 << (1 * REG_TRAINING_DEBUG_3_OFFS)); /* Phase 1 */
  460. reg &= ~(REG_TRAINING_DEBUG_3_MASK << (3 * REG_TRAINING_DEBUG_3_OFFS));
  461. reg |= (0x6 << (3 * REG_TRAINING_DEBUG_3_OFFS)); /* Phase 3 */
  462. reg &= ~(REG_TRAINING_DEBUG_3_MASK << (4 * REG_TRAINING_DEBUG_3_OFFS));
  463. reg |= (0x6 << (4 * REG_TRAINING_DEBUG_3_OFFS));
  464. reg &= ~(REG_TRAINING_DEBUG_3_MASK << (5 * REG_TRAINING_DEBUG_3_OFFS));
  465. reg |= (0x6 << (5 * REG_TRAINING_DEBUG_3_OFFS));
  466. reg_write(REG_TRAINING_DEBUG_3_ADDR, reg);
  467. #if defined(MV88F672X)
  468. /*
  469. * AxiBrespMode[8] = Compliant,
  470. * AxiAddrDecodeCntrl[11] = Internal,
  471. * AxiDataBusWidth[0] = 128bit
  472. */
  473. /* 0x14A8 - AXI Control Register */
  474. reg_write(REG_DRAM_AXI_CTRL_ADDR, 0);
  475. #else
  476. /* 0x14A8 - AXI Control Register */
  477. reg_write(REG_DRAM_AXI_CTRL_ADDR, 0x00000100);
  478. reg_write(REG_CDI_CONFIG_ADDR, 0x00000006);
  479. if ((ddr_width == 64) && (reg_read(REG_DDR_IO_ADDR) &
  480. (1 << REG_DDR_IO_CLK_RATIO_OFFS))) {
  481. /* 0x14A8 - AXI Control Register */
  482. reg_write(REG_DRAM_AXI_CTRL_ADDR, 0x00000101);
  483. reg_write(REG_CDI_CONFIG_ADDR, 0x00000007);
  484. }
  485. #endif
  486. #if !defined(MV88F67XX)
  487. /*
  488. * ARMADA-370 activate DLB later at the u-boot,
  489. * Armada38x - No DLB activation at this time
  490. */
  491. reg_write(DLB_BUS_OPTIMIZATION_WEIGHTS_REG, 0x18C01E);
  492. #if defined(MV88F78X60)
  493. /* WA according to eratta GL-8672902*/
  494. if (mv_ctrl_rev_get() == MV_78XX0_B0_REV)
  495. reg_write(DLB_BUS_OPTIMIZATION_WEIGHTS_REG, 0xc19e);
  496. #endif
  497. reg_write(DLB_AGING_REGISTER, 0x0f7f007f);
  498. reg_write(DLB_EVICTION_CONTROL_REG, 0x0);
  499. reg_write(DLB_EVICTION_TIMERS_REGISTER_REG, 0x00FF3C1F);
  500. reg_write(MBUS_UNITS_PRIORITY_CONTROL_REG, 0x55555555);
  501. reg_write(FABRIC_UNITS_PRIORITY_CONTROL_REG, 0xAA);
  502. reg_write(MBUS_UNITS_PREFETCH_CONTROL_REG, 0xffff);
  503. reg_write(FABRIC_UNITS_PREFETCH_CONTROL_REG, 0xf0f);
  504. #if defined(MV88F78X60)
  505. /* WA according to eratta GL-8672902 */
  506. if (mv_ctrl_rev_get() == MV_78XX0_B0_REV) {
  507. reg = reg_read(REG_STATIC_DRAM_DLB_CONTROL);
  508. reg |= DLB_ENABLE;
  509. reg_write(REG_STATIC_DRAM_DLB_CONTROL, reg);
  510. }
  511. #endif /* end defined(MV88F78X60) */
  512. #endif /* end !defined(MV88F67XX) */
  513. if (ddr3_get_log_level() >= MV_LOG_LEVEL_1)
  514. print_dunit_setup();
  515. /*
  516. * Stage 2 - Training Values Setup
  517. */
  518. #ifdef STATIC_TRAINING
  519. /*
  520. * DRAM Init - After all the D-unit values are set, its time to init
  521. * the D-unit
  522. */
  523. /* Wait for '0' */
  524. reg_write(REG_SDRAM_INIT_CTRL_ADDR, 0x1);
  525. do {
  526. reg = (reg_read(REG_SDRAM_INIT_CTRL_ADDR)) &
  527. (1 << REG_SDRAM_INIT_CTRL_OFFS);
  528. } while (reg);
  529. /* ddr3 init using static parameters - HW training is disabled */
  530. DEBUG_INIT_FULL_S("DDR3 Training Sequence - Static Training Parameters\n");
  531. ddr3_static_training_init();
  532. #if defined(MV88F78X60)
  533. /*
  534. * If ECC is enabled, need to scrub the U-Boot area memory region -
  535. * Run training function with Xor bypass just to scrub the memory
  536. */
  537. status = ddr3_hw_training(target_freq, ddr_width,
  538. 1, scrub_offs, scrub_size,
  539. dqs_clk_aligned, DDR3_TRAINING_DEBUG,
  540. REG_DIMM_SKIP_WL);
  541. if (MV_OK != status) {
  542. DEBUG_INIT_FULL_S("DDR3 Training Sequence - FAILED\n");
  543. return status;
  544. }
  545. #endif
  546. #else
  547. /* Set X-BAR windows for the training sequence */
  548. ddr3_save_and_set_training_windows(win_backup);
  549. /* Run DDR3 Training Sequence */
  550. /* DRAM Init */
  551. reg_write(REG_SDRAM_INIT_CTRL_ADDR, 0x1);
  552. do {
  553. reg = (reg_read(REG_SDRAM_INIT_CTRL_ADDR)) &
  554. (1 << REG_SDRAM_INIT_CTRL_OFFS);
  555. } while (reg); /* Wait for '0' */
  556. /* ddr3 init using DDR3 HW training procedure */
  557. DEBUG_INIT_FULL_S("DDR3 Training Sequence - HW Training Procedure\n");
  558. status = ddr3_hw_training(target_freq, ddr_width,
  559. 0, scrub_offs, scrub_size,
  560. dqs_clk_aligned, DDR3_TRAINING_DEBUG,
  561. REG_DIMM_SKIP_WL);
  562. if (MV_OK != status) {
  563. DEBUG_INIT_FULL_S("DDR3 Training Sequence - FAILED\n");
  564. return status;
  565. }
  566. #endif
  567. /*
  568. * Stage 3 - Finish
  569. */
  570. #if defined(MV88F78X60) || defined(MV88F672X)
  571. /* Disable ECC Ignore bit */
  572. reg = reg_read(REG_SDRAM_CONFIG_ADDR) &
  573. ~(1 << REG_SDRAM_CONFIG_IERR_OFFS);
  574. reg_write(REG_SDRAM_CONFIG_ADDR, reg);
  575. #endif
  576. #if !defined(STATIC_TRAINING)
  577. /* Restore and set windows */
  578. ddr3_restore_and_set_final_windows(win_backup);
  579. #endif
  580. /* Update DRAM init indication in bootROM register */
  581. reg = reg_read(REG_BOOTROM_ROUTINE_ADDR);
  582. reg_write(REG_BOOTROM_ROUTINE_ADDR,
  583. reg | (1 << REG_BOOTROM_ROUTINE_DRAM_INIT_OFFS));
  584. #if !defined(MV88F67XX)
  585. #if defined(MV88F78X60)
  586. if (mv_ctrl_rev_get() == MV_78XX0_B0_REV) {
  587. reg = reg_read(REG_SDRAM_CONFIG_ADDR);
  588. if (ecc == 0)
  589. reg_write(REG_SDRAM_CONFIG_ADDR, reg | (1 << 19));
  590. }
  591. #endif /* end defined(MV88F78X60) */
  592. reg_write(DLB_EVICTION_CONTROL_REG, 0x9);
  593. reg = reg_read(REG_STATIC_DRAM_DLB_CONTROL);
  594. reg |= (DLB_ENABLE | DLB_WRITE_COALESING | DLB_AXI_PREFETCH_EN |
  595. DLB_MBUS_PREFETCH_EN | PREFETCH_NLNSZTR);
  596. reg_write(REG_STATIC_DRAM_DLB_CONTROL, reg);
  597. #endif /* end !defined(MV88F67XX) */
  598. #ifdef STATIC_TRAINING
  599. DEBUG_INIT_S("DDR3 Training Sequence - Ended Successfully (S)\n");
  600. #else
  601. DEBUG_INIT_S("DDR3 Training Sequence - Ended Successfully\n");
  602. #endif
  603. return MV_OK;
  604. }
  605. /*
  606. * Name: ddr3_get_cpu_freq
  607. * Desc: read S@R and return CPU frequency
  608. * Args:
  609. * Notes:
  610. * Returns: required value
  611. */
  612. u32 ddr3_get_cpu_freq(void)
  613. {
  614. u32 reg, cpu_freq;
  615. #if defined(MV88F672X)
  616. /* Read sample at reset setting */
  617. reg = reg_read(REG_SAMPLE_RESET_HIGH_ADDR); /* 0xE8200 */
  618. cpu_freq = (reg & REG_SAMPLE_RESET_CPU_FREQ_MASK) >>
  619. REG_SAMPLE_RESET_CPU_FREQ_OFFS;
  620. #else
  621. /* Read sample at reset setting */
  622. reg = reg_read(REG_SAMPLE_RESET_LOW_ADDR); /* 0x18230 [23:21] */
  623. #if defined(MV88F78X60)
  624. cpu_freq = (reg & REG_SAMPLE_RESET_CPU_FREQ_MASK) >>
  625. REG_SAMPLE_RESET_CPU_FREQ_OFFS;
  626. reg = reg_read(REG_SAMPLE_RESET_HIGH_ADDR); /* 0x18234 [20] */
  627. cpu_freq |= (((reg >> REG_SAMPLE_RESET_HIGH_CPU_FREQ_OFFS) & 0x1) << 3);
  628. #elif defined(MV88F67XX)
  629. cpu_freq = (reg & REG_SAMPLE_RESET_CPU_FREQ_MASK) >>
  630. REG_SAMPLE_RESET_CPU_FREQ_OFFS;
  631. #endif
  632. #endif
  633. return cpu_freq;
  634. }
  635. /*
  636. * Name: ddr3_get_fab_opt
  637. * Desc: read S@R and return CPU frequency
  638. * Args:
  639. * Notes:
  640. * Returns: required value
  641. */
  642. u32 ddr3_get_fab_opt(void)
  643. {
  644. __maybe_unused u32 reg, fab_opt;
  645. #if defined(MV88F672X)
  646. return 0; /* No fabric */
  647. #else
  648. /* Read sample at reset setting */
  649. reg = reg_read(REG_SAMPLE_RESET_LOW_ADDR);
  650. fab_opt = (reg & REG_SAMPLE_RESET_FAB_MASK) >>
  651. REG_SAMPLE_RESET_FAB_OFFS;
  652. #if defined(MV88F78X60)
  653. reg = reg_read(REG_SAMPLE_RESET_HIGH_ADDR);
  654. fab_opt |= (((reg >> 19) & 0x1) << 4);
  655. #endif
  656. return fab_opt;
  657. #endif
  658. }
  659. /*
  660. * Name: ddr3_get_vco_freq
  661. * Desc: read S@R and return VCO frequency
  662. * Args:
  663. * Notes:
  664. * Returns: required value
  665. */
  666. u32 ddr3_get_vco_freq(void)
  667. {
  668. u32 fab, cpu_freq, ui_vco_freq;
  669. fab = ddr3_get_fab_opt();
  670. cpu_freq = ddr3_get_cpu_freq();
  671. if (fab == 2 || fab == 3 || fab == 7 || fab == 8 || fab == 10 ||
  672. fab == 15 || fab == 17 || fab == 20)
  673. ui_vco_freq = cpu_freq + CLK_CPU;
  674. else
  675. ui_vco_freq = cpu_freq;
  676. return ui_vco_freq;
  677. }
  678. #ifdef STATIC_TRAINING
  679. /*
  680. * Name: ddr3_static_training_init - Init DDR3 Training with
  681. * static parameters
  682. * Desc: Use this routine to init the controller without the HW training
  683. * procedure
  684. * User must provide compatible header file with registers data.
  685. * Args: None.
  686. * Notes:
  687. * Returns: None.
  688. */
  689. void ddr3_static_training_init(void)
  690. {
  691. MV_DRAM_MODES *ddr_mode;
  692. u32 reg;
  693. int j;
  694. ddr_mode = ddr3_get_static_ddr_mode();
  695. j = 0;
  696. while (ddr_mode->vals[j].reg_addr != 0) {
  697. udelay(10); /* haim want to delay each write */
  698. reg_write(ddr_mode->vals[j].reg_addr,
  699. ddr_mode->vals[j].reg_value);
  700. if (ddr_mode->vals[j].reg_addr ==
  701. REG_PHY_REGISTRY_FILE_ACCESS_ADDR)
  702. do {
  703. reg = reg_read(REG_PHY_REGISTRY_FILE_ACCESS_ADDR) &
  704. REG_PHY_REGISTRY_FILE_ACCESS_OP_DONE;
  705. } while (reg);
  706. j++;
  707. }
  708. }
  709. #endif
  710. /*
  711. * Name: ddr3_get_static_mc_value - Init Memory controller with static
  712. * parameters
  713. * Desc: Use this routine to init the controller without the HW training
  714. * procedure
  715. * User must provide compatible header file with registers data.
  716. * Args: None.
  717. * Notes:
  718. * Returns: None.
  719. */
  720. u32 ddr3_get_static_mc_value(u32 reg_addr, u32 offset1, u32 mask1, u32 offset2,
  721. u32 mask2)
  722. {
  723. u32 reg, tmp;
  724. reg = reg_read(reg_addr);
  725. tmp = (reg >> offset1) & mask1;
  726. if (mask2)
  727. tmp |= (reg >> offset2) & mask2;
  728. return tmp;
  729. }
  730. /*
  731. * Name: ddr3_get_static_ddr_mode - Init Memory controller with static
  732. * parameters
  733. * Desc: Use this routine to init the controller without the HW training
  734. * procedure
  735. * User must provide compatible header file with registers data.
  736. * Args: None.
  737. * Notes:
  738. * Returns: None.
  739. */
  740. __weak MV_DRAM_MODES *ddr3_get_static_ddr_mode(void)
  741. {
  742. u32 chip_board_rev, i;
  743. u32 size;
  744. /* Do not modify this code. relevant only for marvell Boards */
  745. #if defined(DB_78X60_PCAC)
  746. chip_board_rev = Z1_PCAC;
  747. #elif defined(DB_78X60_AMC)
  748. chip_board_rev = A0_AMC;
  749. #elif defined(DB_88F6710_PCAC)
  750. chip_board_rev = A0_PCAC;
  751. #elif defined(RD_88F6710)
  752. chip_board_rev = A0_RD;
  753. #elif defined(MV88F672X)
  754. chip_board_rev = mv_board_id_get();
  755. #else
  756. chip_board_rev = A0;
  757. #endif
  758. size = sizeof(ddr_modes) / sizeof(MV_DRAM_MODES);
  759. for (i = 0; i < size; i++) {
  760. if ((ddr3_get_cpu_freq() == ddr_modes[i].cpu_freq) &&
  761. (ddr3_get_fab_opt() == ddr_modes[i].fab_freq) &&
  762. (chip_board_rev == ddr_modes[i].chip_board_rev))
  763. return &ddr_modes[i];
  764. }
  765. return &ddr_modes[0];
  766. }
  767. #ifdef DUNIT_STATIC
  768. /*
  769. * Name: ddr3_static_mc_init - Init Memory controller with static parameters
  770. * Desc: Use this routine to init the controller without the HW training
  771. * procedure
  772. * User must provide compatible header file with registers data.
  773. * Args: None.
  774. * Notes:
  775. * Returns: None.
  776. */
  777. void ddr3_static_mc_init(void)
  778. {
  779. MV_DRAM_MODES *ddr_mode;
  780. u32 reg;
  781. int j;
  782. ddr_mode = ddr3_get_static_ddr_mode();
  783. j = 0;
  784. while (ddr_mode->regs[j].reg_addr != 0) {
  785. reg_write(ddr_mode->regs[j].reg_addr,
  786. ddr_mode->regs[j].reg_value);
  787. if (ddr_mode->regs[j].reg_addr ==
  788. REG_PHY_REGISTRY_FILE_ACCESS_ADDR)
  789. do {
  790. reg = reg_read(REG_PHY_REGISTRY_FILE_ACCESS_ADDR) &
  791. REG_PHY_REGISTRY_FILE_ACCESS_OP_DONE;
  792. } while (reg);
  793. j++;
  794. }
  795. }
  796. #endif
  797. /*
  798. * Name: ddr3_check_config - Check user configurations: ECC/MultiCS
  799. * Desc:
  800. * Args: twsi Address
  801. * Notes: Only Available for ArmadaXP/Armada 370 DB boards
  802. * Returns: None.
  803. */
  804. int ddr3_check_config(u32 twsi_addr, MV_CONFIG_TYPE config_type)
  805. {
  806. #ifdef AUTO_DETECTION_SUPPORT
  807. u8 data = 0;
  808. int ret;
  809. int offset;
  810. if ((config_type == CONFIG_ECC) || (config_type == CONFIG_BUS_WIDTH))
  811. offset = 1;
  812. else
  813. offset = 0;
  814. ret = i2c_read(twsi_addr, offset, 1, (u8 *)&data, 1);
  815. if (!ret) {
  816. switch (config_type) {
  817. case CONFIG_ECC:
  818. if (data & 0x2)
  819. return 1;
  820. break;
  821. case CONFIG_BUS_WIDTH:
  822. if (data & 0x1)
  823. return 1;
  824. break;
  825. #ifdef DB_88F6710
  826. case CONFIG_MULTI_CS:
  827. if (CFG_MULTI_CS_MODE(data))
  828. return 1;
  829. break;
  830. #else
  831. case CONFIG_MULTI_CS:
  832. break;
  833. #endif
  834. }
  835. }
  836. #endif
  837. return 0;
  838. }
  839. #if defined(DB_88F78X60_REV2)
  840. /*
  841. * Name: ddr3_get_eprom_fabric - Get Fabric configuration from EPROM
  842. * Desc:
  843. * Args: twsi Address
  844. * Notes: Only Available for ArmadaXP DB Rev2 boards
  845. * Returns: None.
  846. */
  847. u8 ddr3_get_eprom_fabric(void)
  848. {
  849. #ifdef AUTO_DETECTION_SUPPORT
  850. u8 data = 0;
  851. int ret;
  852. ret = i2c_read(NEW_FABRIC_TWSI_ADDR, 1, 1, (u8 *)&data, 1);
  853. if (!ret)
  854. return data & 0x1F;
  855. #endif
  856. return 0;
  857. }
  858. #endif
  859. /*
  860. * Name: ddr3_cl_to_valid_cl - this return register matching CL value
  861. * Desc:
  862. * Args: clValue - the value
  863. * Notes:
  864. * Returns: required CL value
  865. */
  866. u32 ddr3_cl_to_valid_cl(u32 cl)
  867. {
  868. switch (cl) {
  869. case 5:
  870. return 2;
  871. break;
  872. case 6:
  873. return 4;
  874. break;
  875. case 7:
  876. return 6;
  877. break;
  878. case 8:
  879. return 8;
  880. break;
  881. case 9:
  882. return 10;
  883. break;
  884. case 10:
  885. return 12;
  886. break;
  887. case 11:
  888. return 14;
  889. break;
  890. case 12:
  891. return 1;
  892. break;
  893. case 13:
  894. return 3;
  895. break;
  896. case 14:
  897. return 5;
  898. break;
  899. default:
  900. return 2;
  901. }
  902. }
  903. /*
  904. * Name: ddr3_cl_to_valid_cl - this return register matching CL value
  905. * Desc:
  906. * Args: clValue - the value
  907. * Notes:
  908. * Returns: required CL value
  909. */
  910. u32 ddr3_valid_cl_to_cl(u32 ui_valid_cl)
  911. {
  912. switch (ui_valid_cl) {
  913. case 1:
  914. return 12;
  915. break;
  916. case 2:
  917. return 5;
  918. break;
  919. case 3:
  920. return 13;
  921. break;
  922. case 4:
  923. return 6;
  924. break;
  925. case 5:
  926. return 14;
  927. break;
  928. case 6:
  929. return 7;
  930. break;
  931. case 8:
  932. return 8;
  933. break;
  934. case 10:
  935. return 9;
  936. break;
  937. case 12:
  938. return 10;
  939. break;
  940. case 14:
  941. return 11;
  942. break;
  943. default:
  944. return 0;
  945. }
  946. }
  947. /*
  948. * Name: ddr3_get_cs_num_from_reg
  949. * Desc:
  950. * Args:
  951. * Notes:
  952. * Returns:
  953. */
  954. u32 ddr3_get_cs_num_from_reg(void)
  955. {
  956. u32 cs_ena = ddr3_get_cs_ena_from_reg();
  957. u32 cs_count = 0;
  958. u32 cs;
  959. for (cs = 0; cs < MAX_CS; cs++) {
  960. if (cs_ena & (1 << cs))
  961. cs_count++;
  962. }
  963. return cs_count;
  964. }
  965. /*
  966. * Name: ddr3_get_cs_ena_from_reg
  967. * Desc:
  968. * Args:
  969. * Notes:
  970. * Returns:
  971. */
  972. u32 ddr3_get_cs_ena_from_reg(void)
  973. {
  974. return reg_read(REG_DDR3_RANK_CTRL_ADDR) &
  975. REG_DDR3_RANK_CTRL_CS_ENA_MASK;
  976. }
  977. /*
  978. * mv_ctrl_rev_get - Get Marvell controller device revision number
  979. *
  980. * DESCRIPTION:
  981. * This function returns 8bit describing the device revision as defined
  982. * in PCI Express Class Code and Revision ID Register.
  983. *
  984. * INPUT:
  985. * None.
  986. *
  987. * OUTPUT:
  988. * None.
  989. *
  990. * RETURN:
  991. * 8bit desscribing Marvell controller revision number
  992. *
  993. */
  994. #if !defined(MV88F672X)
  995. u8 mv_ctrl_rev_get(void)
  996. {
  997. u8 rev_num;
  998. #if defined(MV_INCLUDE_CLK_PWR_CNTRL)
  999. /* Check pex power state */
  1000. u32 pex_power;
  1001. pex_power = mv_ctrl_pwr_clck_get(PEX_UNIT_ID, 0);
  1002. if (pex_power == 0)
  1003. mv_ctrl_pwr_clck_set(PEX_UNIT_ID, 0, 1);
  1004. #endif
  1005. rev_num = (u8)reg_read(PEX_CFG_DIRECT_ACCESS(0,
  1006. PCI_CLASS_CODE_AND_REVISION_ID));
  1007. #if defined(MV_INCLUDE_CLK_PWR_CNTRL)
  1008. /* Return to power off state */
  1009. if (pex_power == 0)
  1010. mv_ctrl_pwr_clck_set(PEX_UNIT_ID, 0, 0);
  1011. #endif
  1012. return (rev_num & PCCRIR_REVID_MASK) >> PCCRIR_REVID_OFFS;
  1013. }
  1014. #endif
  1015. #if defined(MV88F672X)
  1016. void get_target_freq(u32 freq_mode, u32 *ddr_freq, u32 *hclk_ps)
  1017. {
  1018. u32 tmp, hclk;
  1019. switch (freq_mode) {
  1020. case CPU_333MHz_DDR_167MHz_L2_167MHz:
  1021. hclk = 84;
  1022. tmp = DDR_100;
  1023. break;
  1024. case CPU_266MHz_DDR_266MHz_L2_133MHz:
  1025. case CPU_333MHz_DDR_222MHz_L2_167MHz:
  1026. case CPU_400MHz_DDR_200MHz_L2_200MHz:
  1027. case CPU_400MHz_DDR_267MHz_L2_200MHz:
  1028. case CPU_533MHz_DDR_267MHz_L2_267MHz:
  1029. case CPU_500MHz_DDR_250MHz_L2_250MHz:
  1030. case CPU_600MHz_DDR_300MHz_L2_300MHz:
  1031. case CPU_800MHz_DDR_267MHz_L2_400MHz:
  1032. case CPU_900MHz_DDR_300MHz_L2_450MHz:
  1033. tmp = DDR_300;
  1034. hclk = 150;
  1035. break;
  1036. case CPU_333MHz_DDR_333MHz_L2_167MHz:
  1037. case CPU_500MHz_DDR_334MHz_L2_250MHz:
  1038. case CPU_666MHz_DDR_333MHz_L2_333MHz:
  1039. tmp = DDR_333;
  1040. hclk = 165;
  1041. break;
  1042. case CPU_533MHz_DDR_356MHz_L2_267MHz:
  1043. tmp = DDR_360;
  1044. hclk = 180;
  1045. break;
  1046. case CPU_400MHz_DDR_400MHz_L2_200MHz:
  1047. case CPU_600MHz_DDR_400MHz_L2_300MHz:
  1048. case CPU_800MHz_DDR_400MHz_L2_400MHz:
  1049. case CPU_400MHz_DDR_400MHz_L2_400MHz:
  1050. tmp = DDR_400;
  1051. hclk = 200;
  1052. break;
  1053. case CPU_666MHz_DDR_444MHz_L2_333MHz:
  1054. case CPU_900MHz_DDR_450MHz_L2_450MHz:
  1055. tmp = DDR_444;
  1056. hclk = 222;
  1057. break;
  1058. case CPU_500MHz_DDR_500MHz_L2_250MHz:
  1059. case CPU_1000MHz_DDR_500MHz_L2_500MHz:
  1060. case CPU_1000MHz_DDR_500MHz_L2_333MHz:
  1061. tmp = DDR_500;
  1062. hclk = 250;
  1063. break;
  1064. case CPU_533MHz_DDR_533MHz_L2_267MHz:
  1065. case CPU_800MHz_DDR_534MHz_L2_400MHz:
  1066. case CPU_1100MHz_DDR_550MHz_L2_550MHz:
  1067. tmp = DDR_533;
  1068. hclk = 267;
  1069. break;
  1070. case CPU_600MHz_DDR_600MHz_L2_300MHz:
  1071. case CPU_900MHz_DDR_600MHz_L2_450MHz:
  1072. case CPU_1200MHz_DDR_600MHz_L2_600MHz:
  1073. tmp = DDR_600;
  1074. hclk = 300;
  1075. break;
  1076. case CPU_666MHz_DDR_666MHz_L2_333MHz:
  1077. case CPU_1000MHz_DDR_667MHz_L2_500MHz:
  1078. tmp = DDR_666;
  1079. hclk = 333;
  1080. break;
  1081. default:
  1082. *ddr_freq = 0;
  1083. *hclk_ps = 0;
  1084. break;
  1085. }
  1086. *ddr_freq = tmp; /* DDR freq define */
  1087. *hclk_ps = 1000000 / hclk; /* values are 1/HCLK in ps */
  1088. return;
  1089. }
  1090. #endif