ddr3_training_ip_bist.h 1.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright (C) Marvell International Ltd. and its affiliates
  4. */
  5. #ifndef _DDR3_TRAINING_IP_BIST_H_
  6. #define _DDR3_TRAINING_IP_BIST_H_
  7. #include "ddr3_training_ip.h"
  8. enum hws_bist_operation {
  9. BIST_STOP = 0,
  10. BIST_START = 1
  11. };
  12. enum hws_stress_jump {
  13. STRESS_NONE = 0,
  14. STRESS_ENABLE = 1
  15. };
  16. enum hws_pattern_duration {
  17. DURATION_SINGLE = 0,
  18. DURATION_STOP_AT_FAIL = 1,
  19. DURATION_ADDRESS = 2,
  20. DURATION_CONT = 4
  21. };
  22. struct bist_result {
  23. u32 bist_error_cnt;
  24. u32 bist_fail_low;
  25. u32 bist_fail_high;
  26. u32 bist_last_fail_addr;
  27. };
  28. int ddr3_tip_bist_read_result(u32 dev_num, u32 if_id,
  29. struct bist_result *pst_bist_result);
  30. int ddr3_tip_bist_activate(u32 dev_num, enum hws_pattern pattern,
  31. enum hws_access_type access_type,
  32. u32 if_num, enum hws_dir direction,
  33. enum hws_stress_jump addr_stress_jump,
  34. enum hws_pattern_duration duration,
  35. enum hws_bist_operation oper_type,
  36. u32 offset, u32 cs_num, u32 pattern_addr_length);
  37. int hws_ddr3_run_bist(u32 dev_num, enum hws_pattern pattern, u32 *result,
  38. u32 cs_num);
  39. int ddr3_tip_run_sweep_test(int dev_num, u32 repeat_num, u32 direction,
  40. u32 mode);
  41. int ddr3_tip_run_leveling_sweep_test(int dev_num, u32 repeat_num,
  42. u32 direction, u32 mode);
  43. int ddr3_tip_print_regs(u32 dev_num);
  44. int ddr3_tip_reg_dump(u32 dev_num);
  45. int run_xsb_test(u32 dev_num, u32 mem_addr, u32 write_type, u32 read_type,
  46. u32 burst_length);
  47. int mv_ddr_dm_to_dq_diff_get(u8 adll_byte_high, u8 adll_byte_low, u8 *vw_vector,
  48. int *delta_h_adll, int *delta_l_adll);
  49. int mv_ddr_dm_vw_get(enum hws_pattern pattern, u32 cs, u8 *vw_vector);
  50. #endif /* _DDR3_TRAINING_IP_BIST_H_ */