cadence_qspi_apb.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807
  1. /*
  2. * Copyright (C) 2012 Altera Corporation <www.altera.com>
  3. * All rights reserved.
  4. *
  5. * Redistribution and use in source and binary forms, with or without
  6. * modification, are permitted provided that the following conditions are met:
  7. * - Redistributions of source code must retain the above copyright
  8. * notice, this list of conditions and the following disclaimer.
  9. * - Redistributions in binary form must reproduce the above copyright
  10. * notice, this list of conditions and the following disclaimer in the
  11. * documentation and/or other materials provided with the distribution.
  12. * - Neither the name of the Altera Corporation nor the
  13. * names of its contributors may be used to endorse or promote products
  14. * derived from this software without specific prior written permission.
  15. *
  16. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  17. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  18. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  19. * ARE DISCLAIMED. IN NO EVENT SHALL ALTERA CORPORATION BE LIABLE FOR ANY
  20. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  21. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  22. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  23. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  24. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  25. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  26. */
  27. #include <common.h>
  28. #include <asm/io.h>
  29. #include <asm/errno.h>
  30. #include <wait_bit.h>
  31. #include "cadence_qspi.h"
  32. #define CQSPI_REG_POLL_US (1) /* 1us */
  33. #define CQSPI_REG_RETRY (10000)
  34. #define CQSPI_POLL_IDLE_RETRY (3)
  35. #define CQSPI_FIFO_WIDTH (4)
  36. #define CQSPI_REG_SRAM_THRESHOLD_WORDS (50)
  37. /* Transfer mode */
  38. #define CQSPI_INST_TYPE_SINGLE (0)
  39. #define CQSPI_INST_TYPE_DUAL (1)
  40. #define CQSPI_INST_TYPE_QUAD (2)
  41. #define CQSPI_STIG_DATA_LEN_MAX (8)
  42. #define CQSPI_DUMMY_CLKS_PER_BYTE (8)
  43. #define CQSPI_DUMMY_BYTES_MAX (4)
  44. #define CQSPI_REG_SRAM_FILL_THRESHOLD \
  45. ((CQSPI_REG_SRAM_SIZE_WORD / 2) * CQSPI_FIFO_WIDTH)
  46. /****************************************************************************
  47. * Controller's configuration and status register (offset from QSPI_BASE)
  48. ****************************************************************************/
  49. #define CQSPI_REG_CONFIG 0x00
  50. #define CQSPI_REG_CONFIG_CLK_POL_LSB 1
  51. #define CQSPI_REG_CONFIG_CLK_PHA_LSB 2
  52. #define CQSPI_REG_CONFIG_ENABLE_MASK BIT(0)
  53. #define CQSPI_REG_CONFIG_DIRECT_MASK BIT(7)
  54. #define CQSPI_REG_CONFIG_DECODE_MASK BIT(9)
  55. #define CQSPI_REG_CONFIG_XIP_IMM_MASK BIT(18)
  56. #define CQSPI_REG_CONFIG_CHIPSELECT_LSB 10
  57. #define CQSPI_REG_CONFIG_BAUD_LSB 19
  58. #define CQSPI_REG_CONFIG_IDLE_LSB 31
  59. #define CQSPI_REG_CONFIG_CHIPSELECT_MASK 0xF
  60. #define CQSPI_REG_CONFIG_BAUD_MASK 0xF
  61. #define CQSPI_REG_RD_INSTR 0x04
  62. #define CQSPI_REG_RD_INSTR_OPCODE_LSB 0
  63. #define CQSPI_REG_RD_INSTR_TYPE_INSTR_LSB 8
  64. #define CQSPI_REG_RD_INSTR_TYPE_ADDR_LSB 12
  65. #define CQSPI_REG_RD_INSTR_TYPE_DATA_LSB 16
  66. #define CQSPI_REG_RD_INSTR_MODE_EN_LSB 20
  67. #define CQSPI_REG_RD_INSTR_DUMMY_LSB 24
  68. #define CQSPI_REG_RD_INSTR_TYPE_INSTR_MASK 0x3
  69. #define CQSPI_REG_RD_INSTR_TYPE_ADDR_MASK 0x3
  70. #define CQSPI_REG_RD_INSTR_TYPE_DATA_MASK 0x3
  71. #define CQSPI_REG_RD_INSTR_DUMMY_MASK 0x1F
  72. #define CQSPI_REG_WR_INSTR 0x08
  73. #define CQSPI_REG_WR_INSTR_OPCODE_LSB 0
  74. #define CQSPI_REG_DELAY 0x0C
  75. #define CQSPI_REG_DELAY_TSLCH_LSB 0
  76. #define CQSPI_REG_DELAY_TCHSH_LSB 8
  77. #define CQSPI_REG_DELAY_TSD2D_LSB 16
  78. #define CQSPI_REG_DELAY_TSHSL_LSB 24
  79. #define CQSPI_REG_DELAY_TSLCH_MASK 0xFF
  80. #define CQSPI_REG_DELAY_TCHSH_MASK 0xFF
  81. #define CQSPI_REG_DELAY_TSD2D_MASK 0xFF
  82. #define CQSPI_REG_DELAY_TSHSL_MASK 0xFF
  83. #define CQSPI_READLCAPTURE 0x10
  84. #define CQSPI_READLCAPTURE_BYPASS_LSB 0
  85. #define CQSPI_READLCAPTURE_DELAY_LSB 1
  86. #define CQSPI_READLCAPTURE_DELAY_MASK 0xF
  87. #define CQSPI_REG_SIZE 0x14
  88. #define CQSPI_REG_SIZE_ADDRESS_LSB 0
  89. #define CQSPI_REG_SIZE_PAGE_LSB 4
  90. #define CQSPI_REG_SIZE_BLOCK_LSB 16
  91. #define CQSPI_REG_SIZE_ADDRESS_MASK 0xF
  92. #define CQSPI_REG_SIZE_PAGE_MASK 0xFFF
  93. #define CQSPI_REG_SIZE_BLOCK_MASK 0x3F
  94. #define CQSPI_REG_SRAMPARTITION 0x18
  95. #define CQSPI_REG_INDIRECTTRIGGER 0x1C
  96. #define CQSPI_REG_REMAP 0x24
  97. #define CQSPI_REG_MODE_BIT 0x28
  98. #define CQSPI_REG_SDRAMLEVEL 0x2C
  99. #define CQSPI_REG_SDRAMLEVEL_RD_LSB 0
  100. #define CQSPI_REG_SDRAMLEVEL_WR_LSB 16
  101. #define CQSPI_REG_SDRAMLEVEL_RD_MASK 0xFFFF
  102. #define CQSPI_REG_SDRAMLEVEL_WR_MASK 0xFFFF
  103. #define CQSPI_REG_IRQSTATUS 0x40
  104. #define CQSPI_REG_IRQMASK 0x44
  105. #define CQSPI_REG_INDIRECTRD 0x60
  106. #define CQSPI_REG_INDIRECTRD_START_MASK BIT(0)
  107. #define CQSPI_REG_INDIRECTRD_CANCEL_MASK BIT(1)
  108. #define CQSPI_REG_INDIRECTRD_INPROGRESS_MASK BIT(2)
  109. #define CQSPI_REG_INDIRECTRD_DONE_MASK BIT(5)
  110. #define CQSPI_REG_INDIRECTRDWATERMARK 0x64
  111. #define CQSPI_REG_INDIRECTRDSTARTADDR 0x68
  112. #define CQSPI_REG_INDIRECTRDBYTES 0x6C
  113. #define CQSPI_REG_CMDCTRL 0x90
  114. #define CQSPI_REG_CMDCTRL_EXECUTE_MASK BIT(0)
  115. #define CQSPI_REG_CMDCTRL_INPROGRESS_MASK BIT(1)
  116. #define CQSPI_REG_CMDCTRL_DUMMY_LSB 7
  117. #define CQSPI_REG_CMDCTRL_WR_BYTES_LSB 12
  118. #define CQSPI_REG_CMDCTRL_WR_EN_LSB 15
  119. #define CQSPI_REG_CMDCTRL_ADD_BYTES_LSB 16
  120. #define CQSPI_REG_CMDCTRL_ADDR_EN_LSB 19
  121. #define CQSPI_REG_CMDCTRL_RD_BYTES_LSB 20
  122. #define CQSPI_REG_CMDCTRL_RD_EN_LSB 23
  123. #define CQSPI_REG_CMDCTRL_OPCODE_LSB 24
  124. #define CQSPI_REG_CMDCTRL_DUMMY_MASK 0x1F
  125. #define CQSPI_REG_CMDCTRL_WR_BYTES_MASK 0x7
  126. #define CQSPI_REG_CMDCTRL_ADD_BYTES_MASK 0x3
  127. #define CQSPI_REG_CMDCTRL_RD_BYTES_MASK 0x7
  128. #define CQSPI_REG_CMDCTRL_OPCODE_MASK 0xFF
  129. #define CQSPI_REG_INDIRECTWR 0x70
  130. #define CQSPI_REG_INDIRECTWR_START_MASK BIT(0)
  131. #define CQSPI_REG_INDIRECTWR_CANCEL_MASK BIT(1)
  132. #define CQSPI_REG_INDIRECTWR_INPROGRESS_MASK BIT(2)
  133. #define CQSPI_REG_INDIRECTWR_DONE_MASK BIT(5)
  134. #define CQSPI_REG_INDIRECTWRWATERMARK 0x74
  135. #define CQSPI_REG_INDIRECTWRSTARTADDR 0x78
  136. #define CQSPI_REG_INDIRECTWRBYTES 0x7C
  137. #define CQSPI_REG_CMDADDRESS 0x94
  138. #define CQSPI_REG_CMDREADDATALOWER 0xA0
  139. #define CQSPI_REG_CMDREADDATAUPPER 0xA4
  140. #define CQSPI_REG_CMDWRITEDATALOWER 0xA8
  141. #define CQSPI_REG_CMDWRITEDATAUPPER 0xAC
  142. #define CQSPI_REG_IS_IDLE(base) \
  143. ((readl(base + CQSPI_REG_CONFIG) >> \
  144. CQSPI_REG_CONFIG_IDLE_LSB) & 0x1)
  145. #define CQSPI_CAL_DELAY(tdelay_ns, tref_ns, tsclk_ns) \
  146. ((((tdelay_ns) - (tsclk_ns)) / (tref_ns)))
  147. #define CQSPI_GET_RD_SRAM_LEVEL(reg_base) \
  148. (((readl(reg_base + CQSPI_REG_SDRAMLEVEL)) >> \
  149. CQSPI_REG_SDRAMLEVEL_RD_LSB) & CQSPI_REG_SDRAMLEVEL_RD_MASK)
  150. #define CQSPI_GET_WR_SRAM_LEVEL(reg_base) \
  151. (((readl(reg_base + CQSPI_REG_SDRAMLEVEL)) >> \
  152. CQSPI_REG_SDRAMLEVEL_WR_LSB) & CQSPI_REG_SDRAMLEVEL_WR_MASK)
  153. static unsigned int cadence_qspi_apb_cmd2addr(const unsigned char *addr_buf,
  154. unsigned int addr_width)
  155. {
  156. unsigned int addr;
  157. addr = (addr_buf[0] << 16) | (addr_buf[1] << 8) | addr_buf[2];
  158. if (addr_width == 4)
  159. addr = (addr << 8) | addr_buf[3];
  160. return addr;
  161. }
  162. void cadence_qspi_apb_controller_enable(void *reg_base)
  163. {
  164. unsigned int reg;
  165. reg = readl(reg_base + CQSPI_REG_CONFIG);
  166. reg |= CQSPI_REG_CONFIG_ENABLE_MASK;
  167. writel(reg, reg_base + CQSPI_REG_CONFIG);
  168. return;
  169. }
  170. void cadence_qspi_apb_controller_disable(void *reg_base)
  171. {
  172. unsigned int reg;
  173. reg = readl(reg_base + CQSPI_REG_CONFIG);
  174. reg &= ~CQSPI_REG_CONFIG_ENABLE_MASK;
  175. writel(reg, reg_base + CQSPI_REG_CONFIG);
  176. return;
  177. }
  178. /* Return 1 if idle, otherwise return 0 (busy). */
  179. static unsigned int cadence_qspi_wait_idle(void *reg_base)
  180. {
  181. unsigned int start, count = 0;
  182. /* timeout in unit of ms */
  183. unsigned int timeout = 5000;
  184. start = get_timer(0);
  185. for ( ; get_timer(start) < timeout ; ) {
  186. if (CQSPI_REG_IS_IDLE(reg_base))
  187. count++;
  188. else
  189. count = 0;
  190. /*
  191. * Ensure the QSPI controller is in true idle state after
  192. * reading back the same idle status consecutively
  193. */
  194. if (count >= CQSPI_POLL_IDLE_RETRY)
  195. return 1;
  196. }
  197. /* Timeout, still in busy mode. */
  198. printf("QSPI: QSPI is still busy after poll for %d times.\n",
  199. CQSPI_REG_RETRY);
  200. return 0;
  201. }
  202. void cadence_qspi_apb_readdata_capture(void *reg_base,
  203. unsigned int bypass, unsigned int delay)
  204. {
  205. unsigned int reg;
  206. cadence_qspi_apb_controller_disable(reg_base);
  207. reg = readl(reg_base + CQSPI_READLCAPTURE);
  208. if (bypass)
  209. reg |= (1 << CQSPI_READLCAPTURE_BYPASS_LSB);
  210. else
  211. reg &= ~(1 << CQSPI_READLCAPTURE_BYPASS_LSB);
  212. reg &= ~(CQSPI_READLCAPTURE_DELAY_MASK
  213. << CQSPI_READLCAPTURE_DELAY_LSB);
  214. reg |= ((delay & CQSPI_READLCAPTURE_DELAY_MASK)
  215. << CQSPI_READLCAPTURE_DELAY_LSB);
  216. writel(reg, reg_base + CQSPI_READLCAPTURE);
  217. cadence_qspi_apb_controller_enable(reg_base);
  218. return;
  219. }
  220. void cadence_qspi_apb_config_baudrate_div(void *reg_base,
  221. unsigned int ref_clk_hz, unsigned int sclk_hz)
  222. {
  223. unsigned int reg;
  224. unsigned int div;
  225. cadence_qspi_apb_controller_disable(reg_base);
  226. reg = readl(reg_base + CQSPI_REG_CONFIG);
  227. reg &= ~(CQSPI_REG_CONFIG_BAUD_MASK << CQSPI_REG_CONFIG_BAUD_LSB);
  228. div = ref_clk_hz / sclk_hz;
  229. if (div > 32)
  230. div = 32;
  231. /* Check if even number. */
  232. if ((div & 1)) {
  233. div = (div / 2);
  234. } else {
  235. if (ref_clk_hz % sclk_hz)
  236. /* ensure generated SCLK doesn't exceed user
  237. specified sclk_hz */
  238. div = (div / 2);
  239. else
  240. div = (div / 2) - 1;
  241. }
  242. debug("%s: ref_clk %dHz sclk %dHz Div 0x%x\n", __func__,
  243. ref_clk_hz, sclk_hz, div);
  244. div = (div & CQSPI_REG_CONFIG_BAUD_MASK) << CQSPI_REG_CONFIG_BAUD_LSB;
  245. reg |= div;
  246. writel(reg, reg_base + CQSPI_REG_CONFIG);
  247. cadence_qspi_apb_controller_enable(reg_base);
  248. return;
  249. }
  250. void cadence_qspi_apb_set_clk_mode(void *reg_base,
  251. unsigned int clk_pol, unsigned int clk_pha)
  252. {
  253. unsigned int reg;
  254. cadence_qspi_apb_controller_disable(reg_base);
  255. reg = readl(reg_base + CQSPI_REG_CONFIG);
  256. reg &= ~(1 <<
  257. (CQSPI_REG_CONFIG_CLK_POL_LSB | CQSPI_REG_CONFIG_CLK_PHA_LSB));
  258. reg |= ((clk_pol & 0x1) << CQSPI_REG_CONFIG_CLK_POL_LSB);
  259. reg |= ((clk_pha & 0x1) << CQSPI_REG_CONFIG_CLK_PHA_LSB);
  260. writel(reg, reg_base + CQSPI_REG_CONFIG);
  261. cadence_qspi_apb_controller_enable(reg_base);
  262. return;
  263. }
  264. void cadence_qspi_apb_chipselect(void *reg_base,
  265. unsigned int chip_select, unsigned int decoder_enable)
  266. {
  267. unsigned int reg;
  268. cadence_qspi_apb_controller_disable(reg_base);
  269. debug("%s : chipselect %d decode %d\n", __func__, chip_select,
  270. decoder_enable);
  271. reg = readl(reg_base + CQSPI_REG_CONFIG);
  272. /* docoder */
  273. if (decoder_enable) {
  274. reg |= CQSPI_REG_CONFIG_DECODE_MASK;
  275. } else {
  276. reg &= ~CQSPI_REG_CONFIG_DECODE_MASK;
  277. /* Convert CS if without decoder.
  278. * CS0 to 4b'1110
  279. * CS1 to 4b'1101
  280. * CS2 to 4b'1011
  281. * CS3 to 4b'0111
  282. */
  283. chip_select = 0xF & ~(1 << chip_select);
  284. }
  285. reg &= ~(CQSPI_REG_CONFIG_CHIPSELECT_MASK
  286. << CQSPI_REG_CONFIG_CHIPSELECT_LSB);
  287. reg |= (chip_select & CQSPI_REG_CONFIG_CHIPSELECT_MASK)
  288. << CQSPI_REG_CONFIG_CHIPSELECT_LSB;
  289. writel(reg, reg_base + CQSPI_REG_CONFIG);
  290. cadence_qspi_apb_controller_enable(reg_base);
  291. return;
  292. }
  293. void cadence_qspi_apb_delay(void *reg_base,
  294. unsigned int ref_clk, unsigned int sclk_hz,
  295. unsigned int tshsl_ns, unsigned int tsd2d_ns,
  296. unsigned int tchsh_ns, unsigned int tslch_ns)
  297. {
  298. unsigned int ref_clk_ns;
  299. unsigned int sclk_ns;
  300. unsigned int tshsl, tchsh, tslch, tsd2d;
  301. unsigned int reg;
  302. cadence_qspi_apb_controller_disable(reg_base);
  303. /* Convert to ns. */
  304. ref_clk_ns = (1000000000) / ref_clk;
  305. /* Convert to ns. */
  306. sclk_ns = (1000000000) / sclk_hz;
  307. /* Plus 1 to round up 1 clock cycle. */
  308. tshsl = CQSPI_CAL_DELAY(tshsl_ns, ref_clk_ns, sclk_ns) + 1;
  309. tchsh = CQSPI_CAL_DELAY(tchsh_ns, ref_clk_ns, sclk_ns) + 1;
  310. tslch = CQSPI_CAL_DELAY(tslch_ns, ref_clk_ns, sclk_ns) + 1;
  311. tsd2d = CQSPI_CAL_DELAY(tsd2d_ns, ref_clk_ns, sclk_ns) + 1;
  312. reg = ((tshsl & CQSPI_REG_DELAY_TSHSL_MASK)
  313. << CQSPI_REG_DELAY_TSHSL_LSB);
  314. reg |= ((tchsh & CQSPI_REG_DELAY_TCHSH_MASK)
  315. << CQSPI_REG_DELAY_TCHSH_LSB);
  316. reg |= ((tslch & CQSPI_REG_DELAY_TSLCH_MASK)
  317. << CQSPI_REG_DELAY_TSLCH_LSB);
  318. reg |= ((tsd2d & CQSPI_REG_DELAY_TSD2D_MASK)
  319. << CQSPI_REG_DELAY_TSD2D_LSB);
  320. writel(reg, reg_base + CQSPI_REG_DELAY);
  321. cadence_qspi_apb_controller_enable(reg_base);
  322. return;
  323. }
  324. void cadence_qspi_apb_controller_init(struct cadence_spi_platdata *plat)
  325. {
  326. unsigned reg;
  327. cadence_qspi_apb_controller_disable(plat->regbase);
  328. /* Configure the device size and address bytes */
  329. reg = readl(plat->regbase + CQSPI_REG_SIZE);
  330. /* Clear the previous value */
  331. reg &= ~(CQSPI_REG_SIZE_PAGE_MASK << CQSPI_REG_SIZE_PAGE_LSB);
  332. reg &= ~(CQSPI_REG_SIZE_BLOCK_MASK << CQSPI_REG_SIZE_BLOCK_LSB);
  333. reg |= (plat->page_size << CQSPI_REG_SIZE_PAGE_LSB);
  334. reg |= (plat->block_size << CQSPI_REG_SIZE_BLOCK_LSB);
  335. writel(reg, plat->regbase + CQSPI_REG_SIZE);
  336. /* Configure the remap address register, no remap */
  337. writel(0, plat->regbase + CQSPI_REG_REMAP);
  338. /* Indirect mode configurations */
  339. writel((plat->sram_size/2), plat->regbase + CQSPI_REG_SRAMPARTITION);
  340. /* Disable all interrupts */
  341. writel(0, plat->regbase + CQSPI_REG_IRQMASK);
  342. cadence_qspi_apb_controller_enable(plat->regbase);
  343. return;
  344. }
  345. static int cadence_qspi_apb_exec_flash_cmd(void *reg_base,
  346. unsigned int reg)
  347. {
  348. unsigned int retry = CQSPI_REG_RETRY;
  349. /* Write the CMDCTRL without start execution. */
  350. writel(reg, reg_base + CQSPI_REG_CMDCTRL);
  351. /* Start execute */
  352. reg |= CQSPI_REG_CMDCTRL_EXECUTE_MASK;
  353. writel(reg, reg_base + CQSPI_REG_CMDCTRL);
  354. while (retry--) {
  355. reg = readl(reg_base + CQSPI_REG_CMDCTRL);
  356. if ((reg & CQSPI_REG_CMDCTRL_INPROGRESS_MASK) == 0)
  357. break;
  358. udelay(1);
  359. }
  360. if (!retry) {
  361. printf("QSPI: flash command execution timeout\n");
  362. return -EIO;
  363. }
  364. /* Polling QSPI idle status. */
  365. if (!cadence_qspi_wait_idle(reg_base))
  366. return -EIO;
  367. return 0;
  368. }
  369. /* For command RDID, RDSR. */
  370. int cadence_qspi_apb_command_read(void *reg_base,
  371. unsigned int cmdlen, const u8 *cmdbuf, unsigned int rxlen,
  372. u8 *rxbuf)
  373. {
  374. unsigned int reg;
  375. unsigned int read_len;
  376. int status;
  377. if (!cmdlen || rxlen > CQSPI_STIG_DATA_LEN_MAX || rxbuf == NULL) {
  378. printf("QSPI: Invalid input arguments cmdlen %d rxlen %d\n",
  379. cmdlen, rxlen);
  380. return -EINVAL;
  381. }
  382. reg = cmdbuf[0] << CQSPI_REG_CMDCTRL_OPCODE_LSB;
  383. reg |= (0x1 << CQSPI_REG_CMDCTRL_RD_EN_LSB);
  384. /* 0 means 1 byte. */
  385. reg |= (((rxlen - 1) & CQSPI_REG_CMDCTRL_RD_BYTES_MASK)
  386. << CQSPI_REG_CMDCTRL_RD_BYTES_LSB);
  387. status = cadence_qspi_apb_exec_flash_cmd(reg_base, reg);
  388. if (status != 0)
  389. return status;
  390. reg = readl(reg_base + CQSPI_REG_CMDREADDATALOWER);
  391. /* Put the read value into rx_buf */
  392. read_len = (rxlen > 4) ? 4 : rxlen;
  393. memcpy(rxbuf, &reg, read_len);
  394. rxbuf += read_len;
  395. if (rxlen > 4) {
  396. reg = readl(reg_base + CQSPI_REG_CMDREADDATAUPPER);
  397. read_len = rxlen - read_len;
  398. memcpy(rxbuf, &reg, read_len);
  399. }
  400. return 0;
  401. }
  402. /* For commands: WRSR, WREN, WRDI, CHIP_ERASE, BE, etc. */
  403. int cadence_qspi_apb_command_write(void *reg_base, unsigned int cmdlen,
  404. const u8 *cmdbuf, unsigned int txlen, const u8 *txbuf)
  405. {
  406. unsigned int reg = 0;
  407. unsigned int addr_value;
  408. unsigned int wr_data;
  409. unsigned int wr_len;
  410. if (!cmdlen || cmdlen > 5 || txlen > 8 || cmdbuf == NULL) {
  411. printf("QSPI: Invalid input arguments cmdlen %d txlen %d\n",
  412. cmdlen, txlen);
  413. return -EINVAL;
  414. }
  415. reg |= cmdbuf[0] << CQSPI_REG_CMDCTRL_OPCODE_LSB;
  416. if (cmdlen == 4 || cmdlen == 5) {
  417. /* Command with address */
  418. reg |= (0x1 << CQSPI_REG_CMDCTRL_ADDR_EN_LSB);
  419. /* Number of bytes to write. */
  420. reg |= ((cmdlen - 2) & CQSPI_REG_CMDCTRL_ADD_BYTES_MASK)
  421. << CQSPI_REG_CMDCTRL_ADD_BYTES_LSB;
  422. /* Get address */
  423. addr_value = cadence_qspi_apb_cmd2addr(&cmdbuf[1],
  424. cmdlen >= 5 ? 4 : 3);
  425. writel(addr_value, reg_base + CQSPI_REG_CMDADDRESS);
  426. }
  427. if (txlen) {
  428. /* writing data = yes */
  429. reg |= (0x1 << CQSPI_REG_CMDCTRL_WR_EN_LSB);
  430. reg |= ((txlen - 1) & CQSPI_REG_CMDCTRL_WR_BYTES_MASK)
  431. << CQSPI_REG_CMDCTRL_WR_BYTES_LSB;
  432. wr_len = txlen > 4 ? 4 : txlen;
  433. memcpy(&wr_data, txbuf, wr_len);
  434. writel(wr_data, reg_base +
  435. CQSPI_REG_CMDWRITEDATALOWER);
  436. if (txlen > 4) {
  437. txbuf += wr_len;
  438. wr_len = txlen - wr_len;
  439. memcpy(&wr_data, txbuf, wr_len);
  440. writel(wr_data, reg_base +
  441. CQSPI_REG_CMDWRITEDATAUPPER);
  442. }
  443. }
  444. /* Execute the command */
  445. return cadence_qspi_apb_exec_flash_cmd(reg_base, reg);
  446. }
  447. /* Opcode + Address (3/4 bytes) + dummy bytes (0-4 bytes) */
  448. int cadence_qspi_apb_indirect_read_setup(struct cadence_spi_platdata *plat,
  449. unsigned int cmdlen, const u8 *cmdbuf)
  450. {
  451. unsigned int reg;
  452. unsigned int rd_reg;
  453. unsigned int addr_value;
  454. unsigned int dummy_clk;
  455. unsigned int dummy_bytes;
  456. unsigned int addr_bytes;
  457. /*
  458. * Identify addr_byte. All NOR flash device drivers are using fast read
  459. * which always expecting 1 dummy byte, 1 cmd byte and 3/4 addr byte.
  460. * With that, the length is in value of 5 or 6. Only FRAM chip from
  461. * ramtron using normal read (which won't need dummy byte).
  462. * Unlikely NOR flash using normal read due to performance issue.
  463. */
  464. if (cmdlen >= 5)
  465. /* to cater fast read where cmd + addr + dummy */
  466. addr_bytes = cmdlen - 2;
  467. else
  468. /* for normal read (only ramtron as of now) */
  469. addr_bytes = cmdlen - 1;
  470. /* Setup the indirect trigger address */
  471. writel((u32)plat->ahbbase,
  472. plat->regbase + CQSPI_REG_INDIRECTTRIGGER);
  473. /* Configure the opcode */
  474. rd_reg = cmdbuf[0] << CQSPI_REG_RD_INSTR_OPCODE_LSB;
  475. #if (CONFIG_SPI_FLASH_QUAD == 1)
  476. /* Instruction and address at DQ0, data at DQ0-3. */
  477. rd_reg |= CQSPI_INST_TYPE_QUAD << CQSPI_REG_RD_INSTR_TYPE_DATA_LSB;
  478. #endif
  479. /* Get address */
  480. addr_value = cadence_qspi_apb_cmd2addr(&cmdbuf[1], addr_bytes);
  481. writel(addr_value, plat->regbase + CQSPI_REG_INDIRECTRDSTARTADDR);
  482. /* The remaining lenght is dummy bytes. */
  483. dummy_bytes = cmdlen - addr_bytes - 1;
  484. if (dummy_bytes) {
  485. if (dummy_bytes > CQSPI_DUMMY_BYTES_MAX)
  486. dummy_bytes = CQSPI_DUMMY_BYTES_MAX;
  487. rd_reg |= (1 << CQSPI_REG_RD_INSTR_MODE_EN_LSB);
  488. #if defined(CONFIG_SPL_SPI_XIP) && defined(CONFIG_SPL_BUILD)
  489. writel(0x0, plat->regbase + CQSPI_REG_MODE_BIT);
  490. #else
  491. writel(0xFF, plat->regbase + CQSPI_REG_MODE_BIT);
  492. #endif
  493. /* Convert to clock cycles. */
  494. dummy_clk = dummy_bytes * CQSPI_DUMMY_CLKS_PER_BYTE;
  495. /* Need to minus the mode byte (8 clocks). */
  496. dummy_clk -= CQSPI_DUMMY_CLKS_PER_BYTE;
  497. if (dummy_clk)
  498. rd_reg |= (dummy_clk & CQSPI_REG_RD_INSTR_DUMMY_MASK)
  499. << CQSPI_REG_RD_INSTR_DUMMY_LSB;
  500. }
  501. writel(rd_reg, plat->regbase + CQSPI_REG_RD_INSTR);
  502. /* set device size */
  503. reg = readl(plat->regbase + CQSPI_REG_SIZE);
  504. reg &= ~CQSPI_REG_SIZE_ADDRESS_MASK;
  505. reg |= (addr_bytes - 1);
  506. writel(reg, plat->regbase + CQSPI_REG_SIZE);
  507. return 0;
  508. }
  509. static u32 cadence_qspi_get_rd_sram_level(struct cadence_spi_platdata *plat)
  510. {
  511. u32 reg = readl(plat->regbase + CQSPI_REG_SDRAMLEVEL);
  512. reg >>= CQSPI_REG_SDRAMLEVEL_RD_LSB;
  513. return reg & CQSPI_REG_SDRAMLEVEL_RD_MASK;
  514. }
  515. static int cadence_qspi_wait_for_data(struct cadence_spi_platdata *plat)
  516. {
  517. unsigned int timeout = 10000;
  518. u32 reg;
  519. while (timeout--) {
  520. reg = cadence_qspi_get_rd_sram_level(plat);
  521. if (reg)
  522. return reg;
  523. udelay(1);
  524. }
  525. return -ETIMEDOUT;
  526. }
  527. int cadence_qspi_apb_indirect_read_execute(struct cadence_spi_platdata *plat,
  528. unsigned int n_rx, u8 *rxbuf)
  529. {
  530. unsigned int remaining = n_rx;
  531. unsigned int bytes_to_read = 0;
  532. int ret;
  533. writel(n_rx, plat->regbase + CQSPI_REG_INDIRECTRDBYTES);
  534. /* Start the indirect read transfer */
  535. writel(CQSPI_REG_INDIRECTRD_START_MASK,
  536. plat->regbase + CQSPI_REG_INDIRECTRD);
  537. while (remaining > 0) {
  538. ret = cadence_qspi_wait_for_data(plat);
  539. if (ret < 0) {
  540. printf("Indirect write timed out (%i)\n", ret);
  541. goto failrd;
  542. }
  543. bytes_to_read = ret;
  544. while (bytes_to_read != 0) {
  545. bytes_to_read *= CQSPI_FIFO_WIDTH;
  546. bytes_to_read = bytes_to_read > remaining ?
  547. remaining : bytes_to_read;
  548. /* Handle non-4-byte aligned access to avoid data abort. */
  549. if (((uintptr_t)rxbuf % 4) || (bytes_to_read % 4))
  550. readsb(plat->ahbbase, rxbuf, bytes_to_read);
  551. else
  552. readsl(plat->ahbbase, rxbuf, bytes_to_read >> 2);
  553. rxbuf += bytes_to_read;
  554. remaining -= bytes_to_read;
  555. bytes_to_read = cadence_qspi_get_rd_sram_level(plat);
  556. }
  557. }
  558. /* Check indirect done status */
  559. ret = wait_for_bit("QSPI", plat->regbase + CQSPI_REG_INDIRECTRD,
  560. CQSPI_REG_INDIRECTRD_DONE_MASK, 1, 10, 0);
  561. if (ret) {
  562. printf("Indirect read completion error (%i)\n", ret);
  563. goto failrd;
  564. }
  565. /* Clear indirect completion status */
  566. writel(CQSPI_REG_INDIRECTRD_DONE_MASK,
  567. plat->regbase + CQSPI_REG_INDIRECTRD);
  568. return 0;
  569. failrd:
  570. /* Cancel the indirect read */
  571. writel(CQSPI_REG_INDIRECTRD_CANCEL_MASK,
  572. plat->regbase + CQSPI_REG_INDIRECTRD);
  573. return ret;
  574. }
  575. /* Opcode + Address (3/4 bytes) */
  576. int cadence_qspi_apb_indirect_write_setup(struct cadence_spi_platdata *plat,
  577. unsigned int cmdlen, const u8 *cmdbuf)
  578. {
  579. unsigned int reg;
  580. unsigned int addr_bytes = cmdlen > 4 ? 4 : 3;
  581. if (cmdlen < 4 || cmdbuf == NULL) {
  582. printf("QSPI: iInvalid input argument, len %d cmdbuf 0x%08x\n",
  583. cmdlen, (unsigned int)cmdbuf);
  584. return -EINVAL;
  585. }
  586. /* Setup the indirect trigger address */
  587. writel((u32)plat->ahbbase,
  588. plat->regbase + CQSPI_REG_INDIRECTTRIGGER);
  589. /* Configure the opcode */
  590. reg = cmdbuf[0] << CQSPI_REG_WR_INSTR_OPCODE_LSB;
  591. writel(reg, plat->regbase + CQSPI_REG_WR_INSTR);
  592. /* Setup write address. */
  593. reg = cadence_qspi_apb_cmd2addr(&cmdbuf[1], addr_bytes);
  594. writel(reg, plat->regbase + CQSPI_REG_INDIRECTWRSTARTADDR);
  595. reg = readl(plat->regbase + CQSPI_REG_SIZE);
  596. reg &= ~CQSPI_REG_SIZE_ADDRESS_MASK;
  597. reg |= (addr_bytes - 1);
  598. writel(reg, plat->regbase + CQSPI_REG_SIZE);
  599. return 0;
  600. }
  601. int cadence_qspi_apb_indirect_write_execute(struct cadence_spi_platdata *plat,
  602. unsigned int n_tx, const u8 *txbuf)
  603. {
  604. unsigned int page_size = plat->page_size;
  605. unsigned int remaining = n_tx;
  606. unsigned int write_bytes;
  607. int ret;
  608. /* Configure the indirect read transfer bytes */
  609. writel(n_tx, plat->regbase + CQSPI_REG_INDIRECTWRBYTES);
  610. /* Start the indirect write transfer */
  611. writel(CQSPI_REG_INDIRECTWR_START_MASK,
  612. plat->regbase + CQSPI_REG_INDIRECTWR);
  613. while (remaining > 0) {
  614. write_bytes = remaining > page_size ? page_size : remaining;
  615. /* Handle non-4-byte aligned access to avoid data abort. */
  616. if (((uintptr_t)txbuf % 4) || (write_bytes % 4))
  617. writesb(plat->ahbbase, txbuf, write_bytes);
  618. else
  619. writesl(plat->ahbbase, txbuf, write_bytes >> 2);
  620. ret = wait_for_bit("QSPI", plat->regbase + CQSPI_REG_SDRAMLEVEL,
  621. CQSPI_REG_SDRAMLEVEL_WR_MASK <<
  622. CQSPI_REG_SDRAMLEVEL_WR_LSB, 0, 10, 0);
  623. if (ret) {
  624. printf("Indirect write timed out (%i)\n", ret);
  625. goto failwr;
  626. }
  627. txbuf += write_bytes;
  628. remaining -= write_bytes;
  629. }
  630. /* Check indirect done status */
  631. ret = wait_for_bit("QSPI", plat->regbase + CQSPI_REG_INDIRECTWR,
  632. CQSPI_REG_INDIRECTWR_DONE_MASK, 1, 10, 0);
  633. if (ret) {
  634. printf("Indirect write completion error (%i)\n", ret);
  635. goto failwr;
  636. }
  637. /* Clear indirect completion status */
  638. writel(CQSPI_REG_INDIRECTWR_DONE_MASK,
  639. plat->regbase + CQSPI_REG_INDIRECTWR);
  640. return 0;
  641. failwr:
  642. /* Cancel the indirect write */
  643. writel(CQSPI_REG_INDIRECTWR_CANCEL_MASK,
  644. plat->regbase + CQSPI_REG_INDIRECTWR);
  645. return ret;
  646. }
  647. void cadence_qspi_apb_enter_xip(void *reg_base, char xip_dummy)
  648. {
  649. unsigned int reg;
  650. /* enter XiP mode immediately and enable direct mode */
  651. reg = readl(reg_base + CQSPI_REG_CONFIG);
  652. reg |= CQSPI_REG_CONFIG_ENABLE_MASK;
  653. reg |= CQSPI_REG_CONFIG_DIRECT_MASK;
  654. reg |= CQSPI_REG_CONFIG_XIP_IMM_MASK;
  655. writel(reg, reg_base + CQSPI_REG_CONFIG);
  656. /* keep the XiP mode */
  657. writel(xip_dummy, reg_base + CQSPI_REG_MODE_BIT);
  658. /* Enable mode bit at devrd */
  659. reg = readl(reg_base + CQSPI_REG_RD_INSTR);
  660. reg |= (1 << CQSPI_REG_RD_INSTR_MODE_EN_LSB);
  661. writel(reg, reg_base + CQSPI_REG_RD_INSTR);
  662. }