zynq_gem.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708
  1. /*
  2. * (C) Copyright 2011 Michal Simek
  3. *
  4. * Michal SIMEK <monstr@monstr.eu>
  5. *
  6. * Based on Xilinx gmac driver:
  7. * (C) Copyright 2011 Xilinx
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <common.h>
  12. #include <dm.h>
  13. #include <net.h>
  14. #include <netdev.h>
  15. #include <config.h>
  16. #include <console.h>
  17. #include <malloc.h>
  18. #include <asm/io.h>
  19. #include <phy.h>
  20. #include <miiphy.h>
  21. #include <watchdog.h>
  22. #include <asm/system.h>
  23. #include <asm/arch/hardware.h>
  24. #include <asm/arch/sys_proto.h>
  25. #include <asm-generic/errno.h>
  26. DECLARE_GLOBAL_DATA_PTR;
  27. #if !defined(CONFIG_PHYLIB)
  28. # error XILINX_GEM_ETHERNET requires PHYLIB
  29. #endif
  30. /* Bit/mask specification */
  31. #define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
  32. #define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
  33. #define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
  34. #define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
  35. #define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
  36. #define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
  37. #define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
  38. #define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
  39. #define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
  40. #define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
  41. #define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
  42. /* Wrap bit, last descriptor */
  43. #define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
  44. #define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
  45. #define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */
  46. #define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
  47. #define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
  48. #define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
  49. #define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
  50. #define ZYNQ_GEM_NWCFG_SPEED100 0x000000001 /* 100 Mbps operation */
  51. #define ZYNQ_GEM_NWCFG_SPEED1000 0x000000400 /* 1Gbps operation */
  52. #define ZYNQ_GEM_NWCFG_FDEN 0x000000002 /* Full Duplex mode */
  53. #define ZYNQ_GEM_NWCFG_FSREM 0x000020000 /* FCS removal */
  54. #define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x0000c0000 /* Div pclk by 48, max 120MHz */
  55. #ifdef CONFIG_ARM64
  56. # define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
  57. #else
  58. # define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
  59. #endif
  60. #define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
  61. ZYNQ_GEM_NWCFG_FDEN | \
  62. ZYNQ_GEM_NWCFG_FSREM | \
  63. ZYNQ_GEM_NWCFG_MDCCLKDIV)
  64. #define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
  65. #define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
  66. /* Use full configured addressable space (8 Kb) */
  67. #define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
  68. /* Use full configured addressable space (4 Kb) */
  69. #define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
  70. /* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
  71. #define ZYNQ_GEM_DMACR_RXBUF 0x00180000
  72. #define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
  73. ZYNQ_GEM_DMACR_RXSIZE | \
  74. ZYNQ_GEM_DMACR_TXSIZE | \
  75. ZYNQ_GEM_DMACR_RXBUF)
  76. #define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */
  77. /* Use MII register 1 (MII status register) to detect PHY */
  78. #define PHY_DETECT_REG 1
  79. /* Mask used to verify certain PHY features (or register contents)
  80. * in the register above:
  81. * 0x1000: 10Mbps full duplex support
  82. * 0x0800: 10Mbps half duplex support
  83. * 0x0008: Auto-negotiation support
  84. */
  85. #define PHY_DETECT_MASK 0x1808
  86. /* TX BD status masks */
  87. #define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
  88. #define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
  89. #define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
  90. /* Clock frequencies for different speeds */
  91. #define ZYNQ_GEM_FREQUENCY_10 2500000UL
  92. #define ZYNQ_GEM_FREQUENCY_100 25000000UL
  93. #define ZYNQ_GEM_FREQUENCY_1000 125000000UL
  94. /* Device registers */
  95. struct zynq_gem_regs {
  96. u32 nwctrl; /* 0x0 - Network Control reg */
  97. u32 nwcfg; /* 0x4 - Network Config reg */
  98. u32 nwsr; /* 0x8 - Network Status reg */
  99. u32 reserved1;
  100. u32 dmacr; /* 0x10 - DMA Control reg */
  101. u32 txsr; /* 0x14 - TX Status reg */
  102. u32 rxqbase; /* 0x18 - RX Q Base address reg */
  103. u32 txqbase; /* 0x1c - TX Q Base address reg */
  104. u32 rxsr; /* 0x20 - RX Status reg */
  105. u32 reserved2[2];
  106. u32 idr; /* 0x2c - Interrupt Disable reg */
  107. u32 reserved3;
  108. u32 phymntnc; /* 0x34 - Phy Maintaince reg */
  109. u32 reserved4[18];
  110. u32 hashl; /* 0x80 - Hash Low address reg */
  111. u32 hashh; /* 0x84 - Hash High address reg */
  112. #define LADDR_LOW 0
  113. #define LADDR_HIGH 1
  114. u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
  115. u32 match[4]; /* 0xa8 - Type ID1 Match reg */
  116. u32 reserved6[18];
  117. #define STAT_SIZE 44
  118. u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
  119. u32 reserved7[164];
  120. u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
  121. u32 reserved8[15];
  122. u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
  123. };
  124. /* BD descriptors */
  125. struct emac_bd {
  126. u32 addr; /* Next descriptor pointer */
  127. u32 status;
  128. };
  129. #define RX_BUF 32
  130. /* Page table entries are set to 1MB, or multiples of 1MB
  131. * (not < 1MB). driver uses less bd's so use 1MB bdspace.
  132. */
  133. #define BD_SPACE 0x100000
  134. /* BD separation space */
  135. #define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd))
  136. /* Setup the first free TX descriptor */
  137. #define TX_FREE_DESC 2
  138. /* Initialized, rxbd_current, rx_first_buf must be 0 after init */
  139. struct zynq_gem_priv {
  140. struct emac_bd *tx_bd;
  141. struct emac_bd *rx_bd;
  142. char *rxbuffers;
  143. u32 rxbd_current;
  144. u32 rx_first_buf;
  145. int phyaddr;
  146. u32 emio;
  147. int init;
  148. struct zynq_gem_regs *iobase;
  149. phy_interface_t interface;
  150. struct phy_device *phydev;
  151. struct mii_dev *bus;
  152. };
  153. static inline int mdio_wait(struct zynq_gem_regs *regs)
  154. {
  155. u32 timeout = 20000;
  156. /* Wait till MDIO interface is ready to accept a new transaction. */
  157. while (--timeout) {
  158. if (readl(&regs->nwsr) & ZYNQ_GEM_NWSR_MDIOIDLE_MASK)
  159. break;
  160. WATCHDOG_RESET();
  161. }
  162. if (!timeout) {
  163. printf("%s: Timeout\n", __func__);
  164. return 1;
  165. }
  166. return 0;
  167. }
  168. static u32 phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum,
  169. u32 op, u16 *data)
  170. {
  171. u32 mgtcr;
  172. struct zynq_gem_regs *regs = priv->iobase;
  173. if (mdio_wait(regs))
  174. return 1;
  175. /* Construct mgtcr mask for the operation */
  176. mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
  177. (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
  178. (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
  179. /* Write mgtcr and wait for completion */
  180. writel(mgtcr, &regs->phymntnc);
  181. if (mdio_wait(regs))
  182. return 1;
  183. if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
  184. *data = readl(&regs->phymntnc);
  185. return 0;
  186. }
  187. static u32 phyread(struct zynq_gem_priv *priv, u32 phy_addr,
  188. u32 regnum, u16 *val)
  189. {
  190. u32 ret;
  191. ret = phy_setup_op(priv, phy_addr, regnum,
  192. ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
  193. if (!ret)
  194. debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
  195. phy_addr, regnum, *val);
  196. return ret;
  197. }
  198. static u32 phywrite(struct zynq_gem_priv *priv, u32 phy_addr,
  199. u32 regnum, u16 data)
  200. {
  201. debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
  202. regnum, data);
  203. return phy_setup_op(priv, phy_addr, regnum,
  204. ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
  205. }
  206. static int phy_detection(struct udevice *dev)
  207. {
  208. int i;
  209. u16 phyreg;
  210. struct zynq_gem_priv *priv = dev->priv;
  211. if (priv->phyaddr != -1) {
  212. phyread(priv, priv->phyaddr, PHY_DETECT_REG, &phyreg);
  213. if ((phyreg != 0xFFFF) &&
  214. ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
  215. /* Found a valid PHY address */
  216. debug("Default phy address %d is valid\n",
  217. priv->phyaddr);
  218. return 0;
  219. } else {
  220. debug("PHY address is not setup correctly %d\n",
  221. priv->phyaddr);
  222. priv->phyaddr = -1;
  223. }
  224. }
  225. debug("detecting phy address\n");
  226. if (priv->phyaddr == -1) {
  227. /* detect the PHY address */
  228. for (i = 31; i >= 0; i--) {
  229. phyread(priv, i, PHY_DETECT_REG, &phyreg);
  230. if ((phyreg != 0xFFFF) &&
  231. ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
  232. /* Found a valid PHY address */
  233. priv->phyaddr = i;
  234. debug("Found valid phy address, %d\n", i);
  235. return 0;
  236. }
  237. }
  238. }
  239. printf("PHY is not detected\n");
  240. return -1;
  241. }
  242. static int zynq_gem_setup_mac(struct udevice *dev)
  243. {
  244. u32 i, macaddrlow, macaddrhigh;
  245. struct eth_pdata *pdata = dev_get_platdata(dev);
  246. struct zynq_gem_priv *priv = dev_get_priv(dev);
  247. struct zynq_gem_regs *regs = priv->iobase;
  248. /* Set the MAC bits [31:0] in BOT */
  249. macaddrlow = pdata->enetaddr[0];
  250. macaddrlow |= pdata->enetaddr[1] << 8;
  251. macaddrlow |= pdata->enetaddr[2] << 16;
  252. macaddrlow |= pdata->enetaddr[3] << 24;
  253. /* Set MAC bits [47:32] in TOP */
  254. macaddrhigh = pdata->enetaddr[4];
  255. macaddrhigh |= pdata->enetaddr[5] << 8;
  256. for (i = 0; i < 4; i++) {
  257. writel(0, &regs->laddr[i][LADDR_LOW]);
  258. writel(0, &regs->laddr[i][LADDR_HIGH]);
  259. /* Do not use MATCHx register */
  260. writel(0, &regs->match[i]);
  261. }
  262. writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
  263. writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
  264. return 0;
  265. }
  266. static int zynq_phy_init(struct udevice *dev)
  267. {
  268. int ret;
  269. struct zynq_gem_priv *priv = dev_get_priv(dev);
  270. struct zynq_gem_regs *regs = priv->iobase;
  271. const u32 supported = SUPPORTED_10baseT_Half |
  272. SUPPORTED_10baseT_Full |
  273. SUPPORTED_100baseT_Half |
  274. SUPPORTED_100baseT_Full |
  275. SUPPORTED_1000baseT_Half |
  276. SUPPORTED_1000baseT_Full;
  277. /* Enable only MDIO bus */
  278. writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, &regs->nwctrl);
  279. ret = phy_detection(dev);
  280. if (ret) {
  281. printf("GEM PHY init failed\n");
  282. return ret;
  283. }
  284. priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev,
  285. priv->interface);
  286. if (!priv->phydev)
  287. return -ENODEV;
  288. priv->phydev->supported = supported | ADVERTISED_Pause |
  289. ADVERTISED_Asym_Pause;
  290. priv->phydev->advertising = priv->phydev->supported;
  291. phy_config(priv->phydev);
  292. return 0;
  293. }
  294. static int zynq_gem_init(struct udevice *dev)
  295. {
  296. u32 i;
  297. unsigned long clk_rate = 0;
  298. struct zynq_gem_priv *priv = dev_get_priv(dev);
  299. struct zynq_gem_regs *regs = priv->iobase;
  300. struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
  301. struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
  302. if (!priv->init) {
  303. /* Disable all interrupts */
  304. writel(0xFFFFFFFF, &regs->idr);
  305. /* Disable the receiver & transmitter */
  306. writel(0, &regs->nwctrl);
  307. writel(0, &regs->txsr);
  308. writel(0, &regs->rxsr);
  309. writel(0, &regs->phymntnc);
  310. /* Clear the Hash registers for the mac address
  311. * pointed by AddressPtr
  312. */
  313. writel(0x0, &regs->hashl);
  314. /* Write bits [63:32] in TOP */
  315. writel(0x0, &regs->hashh);
  316. /* Clear all counters */
  317. for (i = 0; i < STAT_SIZE; i++)
  318. readl(&regs->stat[i]);
  319. /* Setup RxBD space */
  320. memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
  321. for (i = 0; i < RX_BUF; i++) {
  322. priv->rx_bd[i].status = 0xF0000000;
  323. priv->rx_bd[i].addr =
  324. ((ulong)(priv->rxbuffers) +
  325. (i * PKTSIZE_ALIGN));
  326. }
  327. /* WRAP bit to last BD */
  328. priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
  329. /* Write RxBDs to IP */
  330. writel((ulong)priv->rx_bd, &regs->rxqbase);
  331. /* Setup for DMA Configuration register */
  332. writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
  333. /* Setup for Network Control register, MDIO, Rx and Tx enable */
  334. setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
  335. /* Disable the second priority queue */
  336. dummy_tx_bd->addr = 0;
  337. dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
  338. ZYNQ_GEM_TXBUF_LAST_MASK|
  339. ZYNQ_GEM_TXBUF_USED_MASK;
  340. dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
  341. ZYNQ_GEM_RXBUF_NEW_MASK;
  342. dummy_rx_bd->status = 0;
  343. flush_dcache_range((ulong)&dummy_tx_bd, (ulong)&dummy_tx_bd +
  344. sizeof(dummy_tx_bd));
  345. flush_dcache_range((ulong)&dummy_rx_bd, (ulong)&dummy_rx_bd +
  346. sizeof(dummy_rx_bd));
  347. writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
  348. writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
  349. priv->init++;
  350. }
  351. phy_startup(priv->phydev);
  352. if (!priv->phydev->link) {
  353. printf("%s: No link.\n", priv->phydev->dev->name);
  354. return -1;
  355. }
  356. switch (priv->phydev->speed) {
  357. case SPEED_1000:
  358. writel(ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED1000,
  359. &regs->nwcfg);
  360. clk_rate = ZYNQ_GEM_FREQUENCY_1000;
  361. break;
  362. case SPEED_100:
  363. writel(ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED100,
  364. &regs->nwcfg);
  365. clk_rate = ZYNQ_GEM_FREQUENCY_100;
  366. break;
  367. case SPEED_10:
  368. clk_rate = ZYNQ_GEM_FREQUENCY_10;
  369. break;
  370. }
  371. /* Change the rclk and clk only not using EMIO interface */
  372. if (!priv->emio)
  373. zynq_slcr_gem_clk_setup((ulong)priv->iobase !=
  374. ZYNQ_GEM_BASEADDR0, clk_rate);
  375. setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
  376. ZYNQ_GEM_NWCTRL_TXEN_MASK);
  377. return 0;
  378. }
  379. static int wait_for_bit(const char *func, u32 *reg, const u32 mask,
  380. bool set, unsigned int timeout)
  381. {
  382. u32 val;
  383. unsigned long start = get_timer(0);
  384. while (1) {
  385. val = readl(reg);
  386. if (!set)
  387. val = ~val;
  388. if ((val & mask) == mask)
  389. return 0;
  390. if (get_timer(start) > timeout)
  391. break;
  392. if (ctrlc()) {
  393. puts("Abort\n");
  394. return -EINTR;
  395. }
  396. udelay(1);
  397. }
  398. debug("%s: Timeout (reg=%p mask=%08x wait_set=%i)\n",
  399. func, reg, mask, set);
  400. return -ETIMEDOUT;
  401. }
  402. static int zynq_gem_send(struct udevice *dev, void *ptr, int len)
  403. {
  404. u32 addr, size;
  405. struct zynq_gem_priv *priv = dev_get_priv(dev);
  406. struct zynq_gem_regs *regs = priv->iobase;
  407. struct emac_bd *current_bd = &priv->tx_bd[1];
  408. /* Setup Tx BD */
  409. memset(priv->tx_bd, 0, sizeof(struct emac_bd));
  410. priv->tx_bd->addr = (ulong)ptr;
  411. priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
  412. ZYNQ_GEM_TXBUF_LAST_MASK;
  413. /* Dummy descriptor to mark it as the last in descriptor chain */
  414. current_bd->addr = 0x0;
  415. current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
  416. ZYNQ_GEM_TXBUF_LAST_MASK|
  417. ZYNQ_GEM_TXBUF_USED_MASK;
  418. /* setup BD */
  419. writel((ulong)priv->tx_bd, &regs->txqbase);
  420. addr = (ulong) ptr;
  421. addr &= ~(ARCH_DMA_MINALIGN - 1);
  422. size = roundup(len, ARCH_DMA_MINALIGN);
  423. flush_dcache_range(addr, addr + size);
  424. addr = (ulong)priv->rxbuffers;
  425. addr &= ~(ARCH_DMA_MINALIGN - 1);
  426. size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN);
  427. flush_dcache_range(addr, addr + size);
  428. barrier();
  429. /* Start transmit */
  430. setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
  431. /* Read TX BD status */
  432. if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
  433. printf("TX buffers exhausted in mid frame\n");
  434. return wait_for_bit(__func__, &regs->txsr, ZYNQ_GEM_TSR_DONE,
  435. true, 20000);
  436. }
  437. /* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
  438. static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp)
  439. {
  440. int frame_len;
  441. struct zynq_gem_priv *priv = dev_get_priv(dev);
  442. struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
  443. struct emac_bd *first_bd;
  444. if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
  445. return 0;
  446. if (!(current_bd->status &
  447. (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
  448. printf("GEM: SOF or EOF not set for last buffer received!\n");
  449. return 0;
  450. }
  451. frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
  452. if (frame_len) {
  453. u32 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
  454. addr &= ~(ARCH_DMA_MINALIGN - 1);
  455. net_process_received_packet((u8 *)(ulong)addr, frame_len);
  456. if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK)
  457. priv->rx_first_buf = priv->rxbd_current;
  458. else {
  459. current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
  460. current_bd->status = 0xF0000000; /* FIXME */
  461. }
  462. if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
  463. first_bd = &priv->rx_bd[priv->rx_first_buf];
  464. first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
  465. first_bd->status = 0xF0000000;
  466. }
  467. if ((++priv->rxbd_current) >= RX_BUF)
  468. priv->rxbd_current = 0;
  469. }
  470. return 0;
  471. }
  472. static void zynq_gem_halt(struct udevice *dev)
  473. {
  474. struct zynq_gem_priv *priv = dev_get_priv(dev);
  475. struct zynq_gem_regs *regs = priv->iobase;
  476. clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
  477. ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
  478. }
  479. static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr,
  480. int devad, int reg)
  481. {
  482. struct zynq_gem_priv *priv = bus->priv;
  483. int ret;
  484. u16 val;
  485. ret = phyread(priv, addr, reg, &val);
  486. debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret);
  487. return val;
  488. }
  489. static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad,
  490. int reg, u16 value)
  491. {
  492. struct zynq_gem_priv *priv = bus->priv;
  493. debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value);
  494. return phywrite(priv, addr, reg, value);
  495. }
  496. static int zynq_gem_probe(struct udevice *dev)
  497. {
  498. void *bd_space;
  499. struct zynq_gem_priv *priv = dev_get_priv(dev);
  500. int ret;
  501. /* Align rxbuffers to ARCH_DMA_MINALIGN */
  502. priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
  503. memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
  504. /* Align bd_space to MMU_SECTION_SHIFT */
  505. bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
  506. mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
  507. BD_SPACE, DCACHE_OFF);
  508. /* Initialize the bd spaces for tx and rx bd's */
  509. priv->tx_bd = (struct emac_bd *)bd_space;
  510. priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
  511. priv->bus = mdio_alloc();
  512. priv->bus->read = zynq_gem_miiphy_read;
  513. priv->bus->write = zynq_gem_miiphy_write;
  514. priv->bus->priv = priv;
  515. strcpy(priv->bus->name, "gem");
  516. ret = mdio_register(priv->bus);
  517. if (ret)
  518. return ret;
  519. zynq_phy_init(dev);
  520. return 0;
  521. }
  522. static int zynq_gem_remove(struct udevice *dev)
  523. {
  524. struct zynq_gem_priv *priv = dev_get_priv(dev);
  525. free(priv->phydev);
  526. mdio_unregister(priv->bus);
  527. mdio_free(priv->bus);
  528. return 0;
  529. }
  530. static const struct eth_ops zynq_gem_ops = {
  531. .start = zynq_gem_init,
  532. .send = zynq_gem_send,
  533. .recv = zynq_gem_recv,
  534. .stop = zynq_gem_halt,
  535. .write_hwaddr = zynq_gem_setup_mac,
  536. };
  537. static int zynq_gem_ofdata_to_platdata(struct udevice *dev)
  538. {
  539. struct eth_pdata *pdata = dev_get_platdata(dev);
  540. struct zynq_gem_priv *priv = dev_get_priv(dev);
  541. int offset = 0;
  542. const char *phy_mode;
  543. pdata->iobase = (phys_addr_t)dev_get_addr(dev);
  544. priv->iobase = (struct zynq_gem_regs *)pdata->iobase;
  545. /* Hardcode for now */
  546. priv->emio = 0;
  547. priv->phyaddr = -1;
  548. offset = fdtdec_lookup_phandle(gd->fdt_blob, dev->of_offset,
  549. "phy-handle");
  550. if (offset > 0)
  551. priv->phyaddr = fdtdec_get_int(gd->fdt_blob, offset, "reg", -1);
  552. phy_mode = fdt_getprop(gd->fdt_blob, dev->of_offset, "phy-mode", NULL);
  553. if (phy_mode)
  554. pdata->phy_interface = phy_get_interface_by_name(phy_mode);
  555. if (pdata->phy_interface == -1) {
  556. debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
  557. return -EINVAL;
  558. }
  559. priv->interface = pdata->phy_interface;
  560. printf("ZYNQ GEM: %lx, phyaddr %d, interface %s\n", (ulong)priv->iobase,
  561. priv->phyaddr, phy_string_for_interface(priv->interface));
  562. return 0;
  563. }
  564. static const struct udevice_id zynq_gem_ids[] = {
  565. { .compatible = "cdns,zynqmp-gem" },
  566. { .compatible = "cdns,zynq-gem" },
  567. { .compatible = "cdns,gem" },
  568. { }
  569. };
  570. U_BOOT_DRIVER(zynq_gem) = {
  571. .name = "zynq_gem",
  572. .id = UCLASS_ETH,
  573. .of_match = zynq_gem_ids,
  574. .ofdata_to_platdata = zynq_gem_ofdata_to_platdata,
  575. .probe = zynq_gem_probe,
  576. .remove = zynq_gem_remove,
  577. .ops = &zynq_gem_ops,
  578. .priv_auto_alloc_size = sizeof(struct zynq_gem_priv),
  579. .platdata_auto_alloc_size = sizeof(struct eth_pdata),
  580. };