interrupts.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259
  1. /*
  2. * (C) Copyright 2002
  3. * Lineo, Inc. <www.lineo.com>
  4. * Bernhard Kuhn <bkuhn@lineo.com>
  5. *
  6. * (C) Copyright 2002
  7. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  8. * Marius Groeger <mgroeger@sysgo.de>
  9. *
  10. * (C) Copyright 2002
  11. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  12. * Alex Zuepke <azu@sysgo.de>
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <common.h>
  33. #include <asm/io.h>
  34. #include <asm/arch/hardware.h>
  35. #include <asm/proc/ptrace.h>
  36. extern void reset_cpu(ulong addr);
  37. /* we always count down the max. */
  38. #define TIMER_LOAD_VAL 0xffff
  39. /* macro to read the 16 bit timer */
  40. #define READ_TIMER (tmr->TC_CV & 0x0000ffff)
  41. AT91PS_TC tmr;
  42. #ifdef CONFIG_USE_IRQ
  43. #error There is no IRQ support for AT91RM9200 in U-Boot yet.
  44. #else
  45. void enable_interrupts (void)
  46. {
  47. return;
  48. }
  49. int disable_interrupts (void)
  50. {
  51. return 0;
  52. }
  53. #endif
  54. void bad_mode (void)
  55. {
  56. panic ("Resetting CPU ...\n");
  57. reset_cpu (0);
  58. }
  59. void show_regs (struct pt_regs *regs)
  60. {
  61. unsigned long flags;
  62. const char *processor_modes[] = {
  63. "USER_26", "FIQ_26", "IRQ_26", "SVC_26",
  64. "UK4_26", "UK5_26", "UK6_26", "UK7_26",
  65. "UK8_26", "UK9_26", "UK10_26", "UK11_26",
  66. "UK12_26", "UK13_26", "UK14_26", "UK15_26",
  67. "USER_32", "FIQ_32", "IRQ_32", "SVC_32",
  68. "UK4_32", "UK5_32", "UK6_32", "ABT_32",
  69. "UK8_32", "UK9_32", "UK10_32", "UND_32",
  70. "UK12_32", "UK13_32", "UK14_32", "SYS_32",
  71. };
  72. flags = condition_codes (regs);
  73. printf ("pc : [<%08lx>] lr : [<%08lx>]\n"
  74. "sp : %08lx ip : %08lx fp : %08lx\n",
  75. instruction_pointer (regs),
  76. regs->ARM_lr, regs->ARM_sp, regs->ARM_ip, regs->ARM_fp);
  77. printf ("r10: %08lx r9 : %08lx r8 : %08lx\n",
  78. regs->ARM_r10, regs->ARM_r9, regs->ARM_r8);
  79. printf ("r7 : %08lx r6 : %08lx r5 : %08lx r4 : %08lx\n",
  80. regs->ARM_r7, regs->ARM_r6, regs->ARM_r5, regs->ARM_r4);
  81. printf ("r3 : %08lx r2 : %08lx r1 : %08lx r0 : %08lx\n",
  82. regs->ARM_r3, regs->ARM_r2, regs->ARM_r1, regs->ARM_r0);
  83. printf ("Flags: %c%c%c%c",
  84. flags & CC_N_BIT ? 'N' : 'n',
  85. flags & CC_Z_BIT ? 'Z' : 'z',
  86. flags & CC_C_BIT ? 'C' : 'c',
  87. flags & CC_V_BIT ? 'V' : 'v');
  88. printf (" IRQs %s FIQs %s Mode %s%s\n",
  89. interrupts_enabled (regs) ? "on" : "off",
  90. fast_interrupts_enabled (regs) ? "on" : "off",
  91. processor_modes[processor_mode (regs)],
  92. thumb_mode (regs) ? " (T)" : "");
  93. }
  94. void do_undefined_instruction (struct pt_regs *pt_regs)
  95. {
  96. printf ("undefined instruction\n");
  97. show_regs (pt_regs);
  98. bad_mode ();
  99. }
  100. void do_software_interrupt (struct pt_regs *pt_regs)
  101. {
  102. printf ("software interrupt\n");
  103. show_regs (pt_regs);
  104. bad_mode ();
  105. }
  106. void do_prefetch_abort (struct pt_regs *pt_regs)
  107. {
  108. printf ("prefetch abort\n");
  109. show_regs (pt_regs);
  110. bad_mode ();
  111. }
  112. void do_data_abort (struct pt_regs *pt_regs)
  113. {
  114. printf ("data abort\n");
  115. show_regs (pt_regs);
  116. bad_mode ();
  117. }
  118. void do_not_used (struct pt_regs *pt_regs)
  119. {
  120. printf ("not used\n");
  121. show_regs (pt_regs);
  122. bad_mode ();
  123. }
  124. void do_fiq (struct pt_regs *pt_regs)
  125. {
  126. printf ("fast interrupt request\n");
  127. show_regs (pt_regs);
  128. bad_mode ();
  129. }
  130. void do_irq (struct pt_regs *pt_regs)
  131. {
  132. printf ("interrupt request\n");
  133. show_regs (pt_regs);
  134. bad_mode ();
  135. }
  136. static ulong timestamp;
  137. static ulong lastinc;
  138. int interrupt_init (void)
  139. {
  140. tmr = AT91C_BASE_TC0;
  141. /* enables TC1.0 clock */
  142. *AT91C_PMC_PCER = 1 << AT91C_ID_TC0; /* enable clock */
  143. *AT91C_TCB0_BCR = 0;
  144. *AT91C_TCB0_BMR = AT91C_TCB_TC0XC0S_NONE | AT91C_TCB_TC1XC1S_NONE | AT91C_TCB_TC2XC2S_NONE;
  145. tmr->TC_CCR = AT91C_TC_CLKDIS;
  146. tmr->TC_CMR = AT91C_TC_TIMER_DIV1_CLOCK; /* set to MCLK/2 */
  147. tmr->TC_IDR = ~0ul;
  148. tmr->TC_RC = TIMER_LOAD_VAL;
  149. lastinc = TIMER_LOAD_VAL;
  150. tmr->TC_CCR = AT91C_TC_SWTRG | AT91C_TC_CLKEN;
  151. timestamp = 0;
  152. return (0);
  153. }
  154. /*
  155. * timer without interrupts
  156. */
  157. void reset_timer (void)
  158. {
  159. reset_timer_masked ();
  160. }
  161. ulong get_timer (ulong base)
  162. {
  163. return get_timer_masked () - base;
  164. }
  165. void set_timer (ulong t)
  166. {
  167. timestamp = t;
  168. }
  169. void udelay (unsigned long usec)
  170. {
  171. udelay_masked(usec);
  172. }
  173. void reset_timer_masked (void)
  174. {
  175. /* reset time */
  176. lastinc = READ_TIMER;
  177. timestamp = 0;
  178. }
  179. ulong get_timer_masked (void)
  180. {
  181. ulong now = READ_TIMER;
  182. if (now >= lastinc) {
  183. /* normal mode */
  184. timestamp += now - lastinc;
  185. } else {
  186. /* we have an overflow ... */
  187. timestamp += now + TIMER_LOAD_VAL - lastinc;
  188. }
  189. lastinc = now;
  190. return timestamp;
  191. }
  192. void udelay_masked (unsigned long usec)
  193. {
  194. ulong tmo;
  195. tmo = usec / 1000;
  196. tmo *= CFG_HZ;
  197. tmo /= 1000;
  198. reset_timer_masked ();
  199. while (get_timer_masked () < tmo)
  200. /*NOP*/;
  201. }
  202. /*
  203. * This function is derived from PowerPC code (read timebase as long long).
  204. * On ARM it just returns the timer value.
  205. */
  206. unsigned long long get_ticks(void)
  207. {
  208. return get_timer(0);
  209. }
  210. /*
  211. * This function is derived from PowerPC code (timebase clock frequency).
  212. * On ARM it returns the number of timer ticks per second.
  213. */
  214. ulong get_tbclk (void)
  215. {
  216. ulong tbclk;
  217. tbclk = CFG_HZ;
  218. return tbclk;
  219. }