system_manager.h 2.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293
  1. /*
  2. * Copyright (C) 2013-2017 Altera Corporation <www.altera.com>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef _SYSTEM_MANAGER_H_
  7. #define _SYSTEM_MANAGER_H_
  8. #define SYSMGR_ROMCODEGRP_CTRL_WARMRSTCFGPINMUX BIT(0)
  9. #define SYSMGR_ROMCODEGRP_CTRL_WARMRSTCFGIO BIT(1)
  10. #define SYSMGR_ECC_OCRAM_EN BIT(0)
  11. #define SYSMGR_ECC_OCRAM_SERR BIT(3)
  12. #define SYSMGR_ECC_OCRAM_DERR BIT(4)
  13. #define SYSMGR_FPGAINTF_USEFPGA 0x1
  14. #define SYSMGR_FPGAINTF_SPIM0 BIT(0)
  15. #define SYSMGR_FPGAINTF_SPIM1 BIT(1)
  16. #define SYSMGR_FPGAINTF_EMAC0 BIT(2)
  17. #define SYSMGR_FPGAINTF_EMAC1 BIT(3)
  18. #define SYSMGR_FPGAINTF_NAND BIT(4)
  19. #define SYSMGR_FPGAINTF_SDMMC BIT(5)
  20. #define SYSMGR_SDMMC_DRVSEL_SHIFT 0
  21. /* EMAC Group Bit definitions */
  22. #define SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_GMII_MII 0x0
  23. #define SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RGMII 0x1
  24. #define SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RMII 0x2
  25. #define SYSMGR_EMACGRP_CTRL_PHYSEL0_LSB 0
  26. #define SYSMGR_EMACGRP_CTRL_PHYSEL1_LSB 2
  27. #define SYSMGR_EMACGRP_CTRL_PHYSEL_MASK 0x3
  28. /* For dedicated IO configuration */
  29. /* Voltage select enums */
  30. #define VOLTAGE_SEL_3V 0x0
  31. #define VOLTAGE_SEL_1P8V 0x1
  32. #define VOLTAGE_SEL_2P5V 0x2
  33. /* Input buffer enable */
  34. #define INPUT_BUF_DISABLE 0
  35. #define INPUT_BUF_1P8V 1
  36. #define INPUT_BUF_2P5V3V 2
  37. /* Weak pull up enable */
  38. #define WK_PU_DISABLE 0
  39. #define WK_PU_ENABLE 1
  40. /* Pull up slew rate control */
  41. #define PU_SLW_RT_SLOW 0
  42. #define PU_SLW_RT_FAST 1
  43. #define PU_SLW_RT_DEFAULT PU_SLW_RT_SLOW
  44. /* Pull down slew rate control */
  45. #define PD_SLW_RT_SLOW 0
  46. #define PD_SLW_RT_FAST 1
  47. #define PD_SLW_RT_DEFAULT PD_SLW_RT_SLOW
  48. /* Drive strength control */
  49. #define PU_DRV_STRG_DEFAULT 0x10
  50. #define PD_DRV_STRG_DEFAULT 0x10
  51. /* bit position */
  52. #define PD_DRV_STRG_LSB 0
  53. #define PD_SLW_RT_LSB 5
  54. #define PU_DRV_STRG_LSB 8
  55. #define PU_SLW_RT_LSB 13
  56. #define WK_PU_LSB 16
  57. #define INPUT_BUF_LSB 17
  58. #define BIAS_TRIM_LSB 19
  59. #define VOLTAGE_SEL_LSB 0
  60. #define ALT_SYSMGR_NOC_H2F_SET_MSK BIT(0)
  61. #define ALT_SYSMGR_NOC_LWH2F_SET_MSK BIT(4)
  62. #define ALT_SYSMGR_NOC_F2H_SET_MSK BIT(8)
  63. #define ALT_SYSMGR_NOC_F2SDR0_SET_MSK BIT(16)
  64. #define ALT_SYSMGR_NOC_F2SDR1_SET_MSK BIT(20)
  65. #define ALT_SYSMGR_NOC_F2SDR2_SET_MSK BIT(24)
  66. #define ALT_SYSMGR_NOC_TMO_EN_SET_MSK BIT(0)
  67. #define ALT_SYSMGR_ECC_INTSTAT_SERR_OCRAM_SET_MSK BIT(1)
  68. #define ALT_SYSMGR_ECC_INTSTAT_DERR_OCRAM_SET_MSK BIT(1)
  69. #if defined(CONFIG_TARGET_SOCFPGA_GEN5)
  70. #include <asm/arch/system_manager_gen5.h>
  71. #elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
  72. #include <asm/arch/system_manager_arria10.h>
  73. #endif
  74. #define SYSMGR_GET_BOOTINFO_BSEL(bsel) \
  75. (((bsel) >> SYSMGR_BOOTINFO_BSEL_SHIFT) & 7)
  76. #endif /* _SYSTEM_MANAGER_H_ */