renesas-sdhi.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2018 Marek Vasut <marek.vasut@gmail.com>
  4. */
  5. #include <common.h>
  6. #include <clk.h>
  7. #include <fdtdec.h>
  8. #include <mmc.h>
  9. #include <dm.h>
  10. #include <linux/compat.h>
  11. #include <linux/dma-direction.h>
  12. #include <linux/io.h>
  13. #include <linux/sizes.h>
  14. #include <power/regulator.h>
  15. #include <asm/unaligned.h>
  16. #include "tmio-common.h"
  17. #if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
  18. /* SCC registers */
  19. #define RENESAS_SDHI_SCC_DTCNTL 0x800
  20. #define RENESAS_SDHI_SCC_DTCNTL_TAPEN BIT(0)
  21. #define RENESAS_SDHI_SCC_DTCNTL_TAPNUM_SHIFT 16
  22. #define RENESAS_SDHI_SCC_DTCNTL_TAPNUM_MASK 0xff
  23. #define RENESAS_SDHI_SCC_TAPSET 0x804
  24. #define RENESAS_SDHI_SCC_DT2FF 0x808
  25. #define RENESAS_SDHI_SCC_CKSEL 0x80c
  26. #define RENESAS_SDHI_SCC_CKSEL_DTSEL BIT(0)
  27. #define RENESAS_SDHI_SCC_RVSCNTL 0x810
  28. #define RENESAS_SDHI_SCC_RVSCNTL_RVSEN BIT(0)
  29. #define RENESAS_SDHI_SCC_RVSREQ 0x814
  30. #define RENESAS_SDHI_SCC_RVSREQ_RVSERR BIT(2)
  31. #define RENESAS_SDHI_SCC_SMPCMP 0x818
  32. #define RENESAS_SDHI_SCC_TMPPORT2 0x81c
  33. #define RENESAS_SDHI_MAX_TAP 3
  34. static unsigned int renesas_sdhi_init_tuning(struct tmio_sd_priv *priv)
  35. {
  36. u32 reg;
  37. /* Initialize SCC */
  38. tmio_sd_writel(priv, 0, TMIO_SD_INFO1);
  39. reg = tmio_sd_readl(priv, TMIO_SD_CLKCTL);
  40. reg &= ~TMIO_SD_CLKCTL_SCLKEN;
  41. tmio_sd_writel(priv, reg, TMIO_SD_CLKCTL);
  42. /* Set sampling clock selection range */
  43. tmio_sd_writel(priv, 0x8 << RENESAS_SDHI_SCC_DTCNTL_TAPNUM_SHIFT,
  44. RENESAS_SDHI_SCC_DTCNTL);
  45. reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_DTCNTL);
  46. reg |= RENESAS_SDHI_SCC_DTCNTL_TAPEN;
  47. tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_DTCNTL);
  48. reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_CKSEL);
  49. reg |= RENESAS_SDHI_SCC_CKSEL_DTSEL;
  50. tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_CKSEL);
  51. reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_RVSCNTL);
  52. reg &= ~RENESAS_SDHI_SCC_RVSCNTL_RVSEN;
  53. tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_RVSCNTL);
  54. tmio_sd_writel(priv, 0x300 /* scc_tappos */,
  55. RENESAS_SDHI_SCC_DT2FF);
  56. reg = tmio_sd_readl(priv, TMIO_SD_CLKCTL);
  57. reg |= TMIO_SD_CLKCTL_SCLKEN;
  58. tmio_sd_writel(priv, reg, TMIO_SD_CLKCTL);
  59. /* Read TAPNUM */
  60. return (tmio_sd_readl(priv, RENESAS_SDHI_SCC_DTCNTL) >>
  61. RENESAS_SDHI_SCC_DTCNTL_TAPNUM_SHIFT) &
  62. RENESAS_SDHI_SCC_DTCNTL_TAPNUM_MASK;
  63. }
  64. static void renesas_sdhi_reset_tuning(struct tmio_sd_priv *priv)
  65. {
  66. u32 reg;
  67. /* Reset SCC */
  68. reg = tmio_sd_readl(priv, TMIO_SD_CLKCTL);
  69. reg &= ~TMIO_SD_CLKCTL_SCLKEN;
  70. tmio_sd_writel(priv, reg, TMIO_SD_CLKCTL);
  71. reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_CKSEL);
  72. reg &= ~RENESAS_SDHI_SCC_CKSEL_DTSEL;
  73. tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_CKSEL);
  74. reg = tmio_sd_readl(priv, TMIO_SD_CLKCTL);
  75. reg |= TMIO_SD_CLKCTL_SCLKEN;
  76. tmio_sd_writel(priv, reg, TMIO_SD_CLKCTL);
  77. reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_RVSCNTL);
  78. reg &= ~RENESAS_SDHI_SCC_RVSCNTL_RVSEN;
  79. tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_RVSCNTL);
  80. reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_RVSCNTL);
  81. reg &= ~RENESAS_SDHI_SCC_RVSCNTL_RVSEN;
  82. tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_RVSCNTL);
  83. }
  84. static void renesas_sdhi_prepare_tuning(struct tmio_sd_priv *priv,
  85. unsigned long tap)
  86. {
  87. /* Set sampling clock position */
  88. tmio_sd_writel(priv, tap, RENESAS_SDHI_SCC_TAPSET);
  89. }
  90. static unsigned int renesas_sdhi_compare_scc_data(struct tmio_sd_priv *priv)
  91. {
  92. /* Get comparison of sampling data */
  93. return tmio_sd_readl(priv, RENESAS_SDHI_SCC_SMPCMP);
  94. }
  95. static int renesas_sdhi_select_tuning(struct tmio_sd_priv *priv,
  96. unsigned int tap_num, unsigned int taps,
  97. unsigned int smpcmp)
  98. {
  99. unsigned long tap_cnt; /* counter of tuning success */
  100. unsigned long tap_set; /* tap position */
  101. unsigned long tap_start;/* start position of tuning success */
  102. unsigned long tap_end; /* end position of tuning success */
  103. unsigned long ntap; /* temporary counter of tuning success */
  104. unsigned long match_cnt;/* counter of matching data */
  105. unsigned long i;
  106. bool select = false;
  107. u32 reg;
  108. /* Clear SCC_RVSREQ */
  109. tmio_sd_writel(priv, 0, RENESAS_SDHI_SCC_RVSREQ);
  110. /* Merge the results */
  111. for (i = 0; i < tap_num * 2; i++) {
  112. if (!(taps & BIT(i))) {
  113. taps &= ~BIT(i % tap_num);
  114. taps &= ~BIT((i % tap_num) + tap_num);
  115. }
  116. if (!(smpcmp & BIT(i))) {
  117. smpcmp &= ~BIT(i % tap_num);
  118. smpcmp &= ~BIT((i % tap_num) + tap_num);
  119. }
  120. }
  121. /*
  122. * Find the longest consecutive run of successful probes. If that
  123. * is more than RENESAS_SDHI_MAX_TAP probes long then use the
  124. * center index as the tap.
  125. */
  126. tap_cnt = 0;
  127. ntap = 0;
  128. tap_start = 0;
  129. tap_end = 0;
  130. for (i = 0; i < tap_num * 2; i++) {
  131. if (taps & BIT(i))
  132. ntap++;
  133. else {
  134. if (ntap > tap_cnt) {
  135. tap_start = i - ntap;
  136. tap_end = i - 1;
  137. tap_cnt = ntap;
  138. }
  139. ntap = 0;
  140. }
  141. }
  142. if (ntap > tap_cnt) {
  143. tap_start = i - ntap;
  144. tap_end = i - 1;
  145. tap_cnt = ntap;
  146. }
  147. /*
  148. * If all of the TAP is OK, the sampling clock position is selected by
  149. * identifying the change point of data.
  150. */
  151. if (tap_cnt == tap_num * 2) {
  152. match_cnt = 0;
  153. ntap = 0;
  154. tap_start = 0;
  155. tap_end = 0;
  156. for (i = 0; i < tap_num * 2; i++) {
  157. if (smpcmp & BIT(i))
  158. ntap++;
  159. else {
  160. if (ntap > match_cnt) {
  161. tap_start = i - ntap;
  162. tap_end = i - 1;
  163. match_cnt = ntap;
  164. }
  165. ntap = 0;
  166. }
  167. }
  168. if (ntap > match_cnt) {
  169. tap_start = i - ntap;
  170. tap_end = i - 1;
  171. match_cnt = ntap;
  172. }
  173. if (match_cnt)
  174. select = true;
  175. } else if (tap_cnt >= RENESAS_SDHI_MAX_TAP)
  176. select = true;
  177. if (select)
  178. tap_set = ((tap_start + tap_end) / 2) % tap_num;
  179. else
  180. return -EIO;
  181. /* Set SCC */
  182. tmio_sd_writel(priv, tap_set, RENESAS_SDHI_SCC_TAPSET);
  183. /* Enable auto re-tuning */
  184. reg = tmio_sd_readl(priv, RENESAS_SDHI_SCC_RVSCNTL);
  185. reg |= RENESAS_SDHI_SCC_RVSCNTL_RVSEN;
  186. tmio_sd_writel(priv, reg, RENESAS_SDHI_SCC_RVSCNTL);
  187. return 0;
  188. }
  189. int renesas_sdhi_execute_tuning(struct udevice *dev, uint opcode)
  190. {
  191. struct tmio_sd_priv *priv = dev_get_priv(dev);
  192. struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
  193. struct mmc *mmc = upriv->mmc;
  194. unsigned int tap_num;
  195. unsigned int taps = 0, smpcmp = 0;
  196. int i, ret = 0;
  197. u32 caps;
  198. /* Only supported on Renesas RCar */
  199. if (!(priv->caps & TMIO_SD_CAP_RCAR_UHS))
  200. return -EINVAL;
  201. /* clock tuning is not needed for upto 52MHz */
  202. if (!((mmc->selected_mode == MMC_HS_200) ||
  203. (mmc->selected_mode == UHS_SDR104) ||
  204. (mmc->selected_mode == UHS_SDR50)))
  205. return 0;
  206. tap_num = renesas_sdhi_init_tuning(priv);
  207. if (!tap_num)
  208. /* Tuning is not supported */
  209. goto out;
  210. if (tap_num * 2 >= sizeof(taps) * 8) {
  211. dev_err(dev,
  212. "Too many taps, skipping tuning. Please consider updating size of taps field of tmio_mmc_host\n");
  213. goto out;
  214. }
  215. /* Issue CMD19 twice for each tap */
  216. for (i = 0; i < 2 * tap_num; i++) {
  217. renesas_sdhi_prepare_tuning(priv, i % tap_num);
  218. /* Force PIO for the tuning */
  219. caps = priv->caps;
  220. priv->caps &= ~TMIO_SD_CAP_DMA_INTERNAL;
  221. ret = mmc_send_tuning(mmc, opcode, NULL);
  222. priv->caps = caps;
  223. if (ret == 0)
  224. taps |= BIT(i);
  225. ret = renesas_sdhi_compare_scc_data(priv);
  226. if (ret == 0)
  227. smpcmp |= BIT(i);
  228. mdelay(1);
  229. }
  230. ret = renesas_sdhi_select_tuning(priv, tap_num, taps, smpcmp);
  231. out:
  232. if (ret < 0) {
  233. dev_warn(dev, "Tuning procedure failed\n");
  234. renesas_sdhi_reset_tuning(priv);
  235. }
  236. return ret;
  237. }
  238. #endif
  239. static int renesas_sdhi_set_ios(struct udevice *dev)
  240. {
  241. int ret = tmio_sd_set_ios(dev);
  242. mdelay(10);
  243. #if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
  244. struct tmio_sd_priv *priv = dev_get_priv(dev);
  245. renesas_sdhi_reset_tuning(priv);
  246. #endif
  247. return ret;
  248. }
  249. static const struct dm_mmc_ops renesas_sdhi_ops = {
  250. .send_cmd = tmio_sd_send_cmd,
  251. .set_ios = renesas_sdhi_set_ios,
  252. .get_cd = tmio_sd_get_cd,
  253. #if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
  254. .execute_tuning = renesas_sdhi_execute_tuning,
  255. #endif
  256. };
  257. #define RENESAS_GEN2_QUIRKS TMIO_SD_CAP_RCAR_GEN2
  258. #define RENESAS_GEN3_QUIRKS \
  259. TMIO_SD_CAP_64BIT | TMIO_SD_CAP_RCAR_GEN3 | TMIO_SD_CAP_RCAR_UHS
  260. static const struct udevice_id renesas_sdhi_match[] = {
  261. { .compatible = "renesas,sdhi-r8a7790", .data = RENESAS_GEN2_QUIRKS },
  262. { .compatible = "renesas,sdhi-r8a7791", .data = RENESAS_GEN2_QUIRKS },
  263. { .compatible = "renesas,sdhi-r8a7792", .data = RENESAS_GEN2_QUIRKS },
  264. { .compatible = "renesas,sdhi-r8a7793", .data = RENESAS_GEN2_QUIRKS },
  265. { .compatible = "renesas,sdhi-r8a7794", .data = RENESAS_GEN2_QUIRKS },
  266. { .compatible = "renesas,sdhi-r8a7795", .data = RENESAS_GEN3_QUIRKS },
  267. { .compatible = "renesas,sdhi-r8a7796", .data = RENESAS_GEN3_QUIRKS },
  268. { .compatible = "renesas,sdhi-r8a77965", .data = RENESAS_GEN3_QUIRKS },
  269. { .compatible = "renesas,sdhi-r8a77970", .data = RENESAS_GEN3_QUIRKS },
  270. { .compatible = "renesas,sdhi-r8a77990", .data = RENESAS_GEN3_QUIRKS },
  271. { .compatible = "renesas,sdhi-r8a77995", .data = RENESAS_GEN3_QUIRKS },
  272. { /* sentinel */ }
  273. };
  274. static int renesas_sdhi_probe(struct udevice *dev)
  275. {
  276. struct tmio_sd_priv *priv = dev_get_priv(dev);
  277. u32 quirks = dev_get_driver_data(dev);
  278. struct fdt_resource reg_res;
  279. struct clk clk;
  280. DECLARE_GLOBAL_DATA_PTR;
  281. int ret;
  282. if (quirks == RENESAS_GEN2_QUIRKS) {
  283. ret = fdt_get_resource(gd->fdt_blob, dev_of_offset(dev),
  284. "reg", 0, &reg_res);
  285. if (ret < 0) {
  286. dev_err(dev, "\"reg\" resource not found, ret=%i\n",
  287. ret);
  288. return ret;
  289. }
  290. if (fdt_resource_size(&reg_res) == 0x100)
  291. quirks |= TMIO_SD_CAP_16BIT;
  292. }
  293. ret = clk_get_by_index(dev, 0, &clk);
  294. if (ret < 0) {
  295. dev_err(dev, "failed to get host clock\n");
  296. return ret;
  297. }
  298. /* set to max rate */
  299. priv->mclk = clk_set_rate(&clk, ULONG_MAX);
  300. if (IS_ERR_VALUE(priv->mclk)) {
  301. dev_err(dev, "failed to set rate for host clock\n");
  302. clk_free(&clk);
  303. return priv->mclk;
  304. }
  305. ret = clk_enable(&clk);
  306. clk_free(&clk);
  307. if (ret) {
  308. dev_err(dev, "failed to enable host clock\n");
  309. return ret;
  310. }
  311. ret = tmio_sd_probe(dev, quirks);
  312. #if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
  313. if (!ret)
  314. renesas_sdhi_reset_tuning(dev_get_priv(dev));
  315. #endif
  316. return ret;
  317. }
  318. U_BOOT_DRIVER(renesas_sdhi) = {
  319. .name = "renesas-sdhi",
  320. .id = UCLASS_MMC,
  321. .of_match = renesas_sdhi_match,
  322. .bind = tmio_sd_bind,
  323. .probe = renesas_sdhi_probe,
  324. .priv_auto_alloc_size = sizeof(struct tmio_sd_priv),
  325. .platdata_auto_alloc_size = sizeof(struct tmio_sd_plat),
  326. .ops = &renesas_sdhi_ops,
  327. };