start.S 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543
  1. /*
  2. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  3. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  4. * Copyright (C) 2000, 2001, 2002 Wolfgang Denk <wd@denx.de>
  5. * Copyright (C) 2003 Martin Winistoerfer, martinwinistoerfer@gmx.ch.
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. /*
  10. * File: start.S
  11. *
  12. * Discription: startup code
  13. *
  14. */
  15. #include <asm-offsets.h>
  16. #include <config.h>
  17. #include <mpc5xx.h>
  18. #include <version.h>
  19. #define CONFIG_5xx 1 /* needed for Linux kernel header files */
  20. #include <ppc_asm.tmpl>
  21. #include <ppc_defs.h>
  22. #include <asm/processor.h>
  23. #include <asm/u-boot.h>
  24. /* We don't have a MMU.
  25. */
  26. #undef MSR_KERNEL
  27. #define MSR_KERNEL ( MSR_ME | MSR_RI ) /* Machine Check and Recoverable Interr. */
  28. /*
  29. * Set up GOT: Global Offset Table
  30. *
  31. * Use r12 to access the GOT
  32. */
  33. START_GOT
  34. GOT_ENTRY(_GOT2_TABLE_)
  35. GOT_ENTRY(_FIXUP_TABLE_)
  36. GOT_ENTRY(_start)
  37. GOT_ENTRY(_start_of_vectors)
  38. GOT_ENTRY(_end_of_vectors)
  39. GOT_ENTRY(transfer_to_handler)
  40. GOT_ENTRY(__init_end)
  41. GOT_ENTRY(__bss_end)
  42. GOT_ENTRY(__bss_start)
  43. END_GOT
  44. /*
  45. * r3 - 1st arg to board_init(): IMMP pointer
  46. * r4 - 2nd arg to board_init(): boot flag
  47. */
  48. .text
  49. .long 0x27051956 /* U-Boot Magic Number */
  50. .globl version_string
  51. version_string:
  52. .ascii U_BOOT_VERSION_STRING, "\0"
  53. . = EXC_OFF_SYS_RESET
  54. .globl _start
  55. _start:
  56. mfspr r3, 638
  57. li r4, CONFIG_SYS_ISB /* Set ISB bit */
  58. or r3, r3, r4
  59. mtspr 638, r3
  60. /* Initialize machine status; enable machine check interrupt */
  61. /*----------------------------------------------------------------------*/
  62. li r3, MSR_KERNEL /* Set ME, RI flags */
  63. mtmsr r3
  64. mtspr SRR1, r3 /* Make SRR1 match MSR */
  65. /* Initialize debug port registers */
  66. /*----------------------------------------------------------------------*/
  67. xor r0, r0, r0 /* Clear R0 */
  68. mtspr LCTRL1, r0 /* Initialize debug port regs */
  69. mtspr LCTRL2, r0
  70. mtspr COUNTA, r0
  71. mtspr COUNTB, r0
  72. #if defined(CONFIG_PATI)
  73. /* the external flash access on PATI fails if programming the PLL to 40MHz.
  74. * Copy the PLL programming code to the internal RAM and execute it
  75. *----------------------------------------------------------------------*/
  76. lis r3, CONFIG_SYS_MONITOR_BASE@h
  77. ori r3, r3, CONFIG_SYS_MONITOR_BASE@l
  78. addi r3, r3, pll_prog_code_start - _start + EXC_OFF_SYS_RESET
  79. lis r4, CONFIG_SYS_INIT_RAM_ADDR@h
  80. ori r4, r4, CONFIG_SYS_INIT_RAM_ADDR@l
  81. mtlr r4
  82. addis r5,0,0x0
  83. ori r5,r5,((pll_prog_code_end - pll_prog_code_start) >>2)
  84. mtctr r5
  85. addi r3, r3, -4
  86. addi r4, r4, -4
  87. 0:
  88. lwzu r0,4(r3)
  89. stwu r0,4(r4)
  90. bdnz 0b /* copy loop */
  91. blrl
  92. #endif
  93. /*
  94. * Calculate absolute address in FLASH and jump there
  95. *----------------------------------------------------------------------*/
  96. lis r3, CONFIG_SYS_MONITOR_BASE@h
  97. ori r3, r3, CONFIG_SYS_MONITOR_BASE@l
  98. addi r3, r3, in_flash - _start + EXC_OFF_SYS_RESET
  99. mtlr r3
  100. blr
  101. in_flash:
  102. /* Initialize some SPRs that are hard to access from C */
  103. /*----------------------------------------------------------------------*/
  104. lis r3, CONFIG_SYS_IMMR@h /* Pass IMMR as arg1 to C routine */
  105. lis r2, CONFIG_SYS_INIT_SP_ADDR@h
  106. ori r1, r2, CONFIG_SYS_INIT_SP_ADDR@l /* Set up the stack in internal SRAM */
  107. /* Note: R0 is still 0 here */
  108. stwu r0, -4(r1) /* Clear final stack frame so that */
  109. stwu r0, -4(r1) /* stack backtraces terminate cleanly */
  110. /*
  111. * Disable serialized ifetch and show cycles
  112. * (i.e. set processor to normal mode) for maximum
  113. * performance.
  114. */
  115. li r2, 0x0007
  116. mtspr ICTRL, r2
  117. /* Set up debug mode entry */
  118. lis r2, CONFIG_SYS_DER@h
  119. ori r2, r2, CONFIG_SYS_DER@l
  120. mtspr DER, r2
  121. /* Let the C-code set up the rest */
  122. /* */
  123. /* Be careful to keep code relocatable ! */
  124. /*----------------------------------------------------------------------*/
  125. GET_GOT /* initialize GOT access */
  126. /* r3: IMMR */
  127. bl cpu_init_f /* run low-level CPU init code (from Flash) */
  128. bl board_init_f /* run 1st part of board init code (from Flash) */
  129. /* NOTREACHED - board_init_f() does not return */
  130. .globl _start_of_vectors
  131. _start_of_vectors:
  132. /* Machine check */
  133. STD_EXCEPTION(0x200, MachineCheck, MachineCheckException)
  134. /* Data Storage exception. "Never" generated on the 860. */
  135. STD_EXCEPTION(0x300, DataStorage, UnknownException)
  136. /* Instruction Storage exception. "Never" generated on the 860. */
  137. STD_EXCEPTION(0x400, InstStorage, UnknownException)
  138. /* External Interrupt exception. */
  139. STD_EXCEPTION(0x500, ExtInterrupt, external_interrupt)
  140. /* Alignment exception. */
  141. . = 0x600
  142. Alignment:
  143. EXCEPTION_PROLOG(SRR0, SRR1)
  144. mfspr r4,DAR
  145. stw r4,_DAR(r21)
  146. mfspr r5,DSISR
  147. stw r5,_DSISR(r21)
  148. addi r3,r1,STACK_FRAME_OVERHEAD
  149. EXC_XFER_TEMPLATE(Alignment, AlignmentException, MSR_KERNEL, COPY_EE)
  150. /* Program check exception */
  151. . = 0x700
  152. ProgramCheck:
  153. EXCEPTION_PROLOG(SRR0, SRR1)
  154. addi r3,r1,STACK_FRAME_OVERHEAD
  155. EXC_XFER_TEMPLATE(ProgramCheck, ProgramCheckException,
  156. MSR_KERNEL, COPY_EE)
  157. /* FPU on MPC5xx available. We will use it later.
  158. */
  159. STD_EXCEPTION(0x800, FPUnavailable, UnknownException)
  160. /* I guess we could implement decrementer, and may have
  161. * to someday for timekeeping.
  162. */
  163. STD_EXCEPTION(0x900, Decrementer, timer_interrupt)
  164. STD_EXCEPTION(0xa00, Trap_0a, UnknownException)
  165. STD_EXCEPTION(0xb00, Trap_0b, UnknownException)
  166. STD_EXCEPTION(0xc00, SystemCall, UnknownException)
  167. STD_EXCEPTION(0xd00, SingleStep, UnknownException)
  168. STD_EXCEPTION(0xe00, Trap_0e, UnknownException)
  169. STD_EXCEPTION(0xf00, Trap_0f, UnknownException)
  170. /* On the MPC8xx, this is a software emulation interrupt. It occurs
  171. * for all unimplemented and illegal instructions.
  172. */
  173. STD_EXCEPTION(0x1000, SoftEmu, SoftEmuException)
  174. STD_EXCEPTION(0x1100, InstructionTLBMiss, UnknownException)
  175. STD_EXCEPTION(0x1200, DataTLBMiss, UnknownException)
  176. STD_EXCEPTION(0x1300, InstructionTLBError, UnknownException)
  177. STD_EXCEPTION(0x1400, DataTLBError, UnknownException)
  178. STD_EXCEPTION(0x1500, Reserved5, UnknownException)
  179. STD_EXCEPTION(0x1600, Reserved6, UnknownException)
  180. STD_EXCEPTION(0x1700, Reserved7, UnknownException)
  181. STD_EXCEPTION(0x1800, Reserved8, UnknownException)
  182. STD_EXCEPTION(0x1900, Reserved9, UnknownException)
  183. STD_EXCEPTION(0x1a00, ReservedA, UnknownException)
  184. STD_EXCEPTION(0x1b00, ReservedB, UnknownException)
  185. STD_EXCEPTION(0x1c00, DataBreakpoint, UnknownException)
  186. STD_EXCEPTION(0x1d00, InstructionBreakpoint, DebugException)
  187. STD_EXCEPTION(0x1e00, PeripheralBreakpoint, UnknownException)
  188. STD_EXCEPTION(0x1f00, DevPortBreakpoint, UnknownException)
  189. .globl _end_of_vectors
  190. _end_of_vectors:
  191. . = 0x2000
  192. /*
  193. * This code finishes saving the registers to the exception frame
  194. * and jumps to the appropriate handler for the exception.
  195. * Register r21 is pointer into trap frame, r1 has new stack pointer.
  196. */
  197. .globl transfer_to_handler
  198. transfer_to_handler:
  199. stw r22,_NIP(r21)
  200. lis r22,MSR_POW@h
  201. andc r23,r23,r22
  202. stw r23,_MSR(r21)
  203. SAVE_GPR(7, r21)
  204. SAVE_4GPRS(8, r21)
  205. SAVE_8GPRS(12, r21)
  206. SAVE_8GPRS(24, r21)
  207. mflr r23
  208. andi. r24,r23,0x3f00 /* get vector offset */
  209. stw r24,TRAP(r21)
  210. li r22,0
  211. stw r22,RESULT(r21)
  212. mtspr SPRG2,r22 /* r1 is now kernel sp */
  213. lwz r24,0(r23) /* virtual address of handler */
  214. lwz r23,4(r23) /* where to go when done */
  215. mtspr SRR0,r24
  216. mtspr SRR1,r20
  217. mtlr r23
  218. SYNC
  219. rfi /* jump to handler, enable MMU */
  220. int_return:
  221. mfmsr r28 /* Disable interrupts */
  222. li r4,0
  223. ori r4,r4,MSR_EE
  224. andc r28,r28,r4
  225. SYNC /* Some chip revs need this... */
  226. mtmsr r28
  227. SYNC
  228. lwz r2,_CTR(r1)
  229. lwz r0,_LINK(r1)
  230. mtctr r2
  231. mtlr r0
  232. lwz r2,_XER(r1)
  233. lwz r0,_CCR(r1)
  234. mtspr XER,r2
  235. mtcrf 0xFF,r0
  236. REST_10GPRS(3, r1)
  237. REST_10GPRS(13, r1)
  238. REST_8GPRS(23, r1)
  239. REST_GPR(31, r1)
  240. lwz r2,_NIP(r1) /* Restore environment */
  241. lwz r0,_MSR(r1)
  242. mtspr SRR0,r2
  243. mtspr SRR1,r0
  244. lwz r0,GPR0(r1)
  245. lwz r2,GPR2(r1)
  246. lwz r1,GPR1(r1)
  247. SYNC
  248. rfi
  249. /*
  250. * unsigned int get_immr (unsigned int mask)
  251. *
  252. * return (mask ? (IMMR & mask) : IMMR);
  253. */
  254. .globl get_immr
  255. get_immr:
  256. mr r4,r3 /* save mask */
  257. mfspr r3, IMMR /* IMMR */
  258. cmpwi 0,r4,0 /* mask != 0 ? */
  259. beq 4f
  260. and r3,r3,r4 /* IMMR & mask */
  261. 4:
  262. blr
  263. .globl get_pvr
  264. get_pvr:
  265. mfspr r3, PVR
  266. blr
  267. /*------------------------------------------------------------------------------*/
  268. /*
  269. * void relocate_code (addr_sp, gd, addr_moni)
  270. *
  271. * This "function" does not return, instead it continues in RAM
  272. * after relocating the monitor code.
  273. *
  274. * r3 = dest
  275. * r4 = src
  276. * r5 = length in bytes
  277. * r6 = cachelinesize
  278. */
  279. .globl relocate_code
  280. relocate_code:
  281. mr r1, r3 /* Set new stack pointer in SRAM */
  282. mr r9, r4 /* Save copy of global data pointer in SRAM */
  283. mr r10, r5 /* Save copy of monitor destination Address in SRAM */
  284. GET_GOT
  285. mr r3, r5 /* Destination Address */
  286. lis r4, CONFIG_SYS_MONITOR_BASE@h /* Source Address */
  287. ori r4, r4, CONFIG_SYS_MONITOR_BASE@l
  288. lwz r5, GOT(__init_end)
  289. sub r5, r5, r4
  290. /*
  291. * Fix GOT pointer:
  292. *
  293. * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) + Destination Address
  294. *
  295. * Offset:
  296. */
  297. sub r15, r10, r4
  298. /* First our own GOT */
  299. add r12, r12, r15
  300. /* the the one used by the C code */
  301. add r30, r30, r15
  302. /*
  303. * Now relocate code
  304. */
  305. cmplw cr1,r3,r4
  306. addi r0,r5,3
  307. srwi. r0,r0,2
  308. beq cr1,4f /* In place copy is not necessary */
  309. beq 4f /* Protect against 0 count */
  310. mtctr r0
  311. bge cr1,2f
  312. la r8,-4(r4)
  313. la r7,-4(r3)
  314. 1: lwzu r0,4(r8)
  315. stwu r0,4(r7)
  316. bdnz 1b
  317. b 4f
  318. 2: slwi r0,r0,2
  319. add r8,r4,r0
  320. add r7,r3,r0
  321. 3: lwzu r0,-4(r8)
  322. stwu r0,-4(r7)
  323. bdnz 3b
  324. 4: sync
  325. isync
  326. /*
  327. * We are done. Do not return, instead branch to second part of board
  328. * initialization, now running from RAM.
  329. */
  330. addi r0, r10, in_ram - _start + EXC_OFF_SYS_RESET
  331. mtlr r0
  332. blr
  333. in_ram:
  334. /*
  335. * Relocation Function, r12 point to got2+0x8000
  336. *
  337. * Adjust got2 pointers, no need to check for 0, this code
  338. * already puts a few entries in the table.
  339. */
  340. li r0,__got2_entries@sectoff@l
  341. la r3,GOT(_GOT2_TABLE_)
  342. lwz r11,GOT(_GOT2_TABLE_)
  343. mtctr r0
  344. sub r11,r3,r11
  345. addi r3,r3,-4
  346. 1: lwzu r0,4(r3)
  347. cmpwi r0,0
  348. beq- 2f
  349. add r0,r0,r11
  350. stw r0,0(r3)
  351. 2: bdnz 1b
  352. /*
  353. * Now adjust the fixups and the pointers to the fixups
  354. * in case we need to move ourselves again.
  355. */
  356. li r0,__fixup_entries@sectoff@l
  357. lwz r3,GOT(_FIXUP_TABLE_)
  358. cmpwi r0,0
  359. mtctr r0
  360. addi r3,r3,-4
  361. beq 4f
  362. 3: lwzu r4,4(r3)
  363. lwzux r0,r4,r11
  364. cmpwi r0,0
  365. add r0,r0,r11
  366. stw r4,0(r3)
  367. beq- 5f
  368. stw r0,0(r4)
  369. 5: bdnz 3b
  370. 4:
  371. clear_bss:
  372. /*
  373. * Now clear BSS segment
  374. */
  375. lwz r3,GOT(__bss_start)
  376. lwz r4,GOT(__bss_end)
  377. cmplw 0, r3, r4
  378. beq 6f
  379. li r0, 0
  380. 5:
  381. stw r0, 0(r3)
  382. addi r3, r3, 4
  383. cmplw 0, r3, r4
  384. bne 5b
  385. 6:
  386. mr r3, r9 /* Global Data pointer */
  387. mr r4, r10 /* Destination Address */
  388. bl board_init_r
  389. /*
  390. * Copy exception vector code to low memory
  391. *
  392. * r3: dest_addr
  393. * r7: source address, r8: end address, r9: target address
  394. */
  395. .globl trap_init
  396. trap_init:
  397. mflr r4 /* save link register */
  398. GET_GOT
  399. lwz r7, GOT(_start)
  400. lwz r8, GOT(_end_of_vectors)
  401. li r9, 0x100 /* reset vector always at 0x100 */
  402. cmplw 0, r7, r8
  403. bgelr /* return if r7>=r8 - just in case */
  404. 1:
  405. lwz r0, 0(r7)
  406. stw r0, 0(r9)
  407. addi r7, r7, 4
  408. addi r9, r9, 4
  409. cmplw 0, r7, r8
  410. bne 1b
  411. /*
  412. * relocate `hdlr' and `int_return' entries
  413. */
  414. li r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET
  415. li r8, Alignment - _start + EXC_OFF_SYS_RESET
  416. 2:
  417. bl trap_reloc
  418. addi r7, r7, 0x100 /* next exception vector */
  419. cmplw 0, r7, r8
  420. blt 2b
  421. li r7, .L_Alignment - _start + EXC_OFF_SYS_RESET
  422. bl trap_reloc
  423. li r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET
  424. bl trap_reloc
  425. li r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET
  426. li r8, SystemCall - _start + EXC_OFF_SYS_RESET
  427. 3:
  428. bl trap_reloc
  429. addi r7, r7, 0x100 /* next exception vector */
  430. cmplw 0, r7, r8
  431. blt 3b
  432. li r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET
  433. li r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET
  434. 4:
  435. bl trap_reloc
  436. addi r7, r7, 0x100 /* next exception vector */
  437. cmplw 0, r7, r8
  438. blt 4b
  439. mtlr r4 /* restore link register */
  440. blr
  441. #if defined(CONFIG_PATI)
  442. /* Program the PLL */
  443. pll_prog_code_start:
  444. lis r4, (CONFIG_SYS_IMMR + 0x002fc384)@h
  445. ori r4, r4, (CONFIG_SYS_IMMR + 0x002fc384)@l
  446. lis r3, (0x55ccaa33)@h
  447. ori r3, r3, (0x55ccaa33)@l
  448. stw r3, 0(r4)
  449. lis r4, (CONFIG_SYS_IMMR + 0x002fc284)@h
  450. ori r4, r4, (CONFIG_SYS_IMMR + 0x002fc284)@l
  451. lis r3, CONFIG_SYS_PLPRCR@h
  452. ori r3, r3, CONFIG_SYS_PLPRCR@l
  453. stw r3, 0(r4)
  454. addis r3,0,0x0
  455. ori r3,r3,0xA000
  456. mtctr r3
  457. ..spinlp:
  458. bdnz ..spinlp /* spin loop */
  459. blr
  460. pll_prog_code_end:
  461. nop
  462. blr
  463. #endif