musb_core.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617
  1. /*
  2. * MUSB OTG driver defines
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2006 by Texas Instruments
  6. * Copyright (C) 2006-2007 Nokia Corporation
  7. *
  8. * SPDX-License-Identifier: GPL-2.0
  9. */
  10. #ifndef __MUSB_CORE_H__
  11. #define __MUSB_CORE_H__
  12. #ifndef __UBOOT__
  13. #include <linux/slab.h>
  14. #include <linux/list.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/errno.h>
  17. #include <linux/timer.h>
  18. #include <linux/device.h>
  19. #include <linux/usb.h>
  20. #include <linux/usb/otg.h>
  21. #else
  22. #include <asm/errno.h>
  23. #endif
  24. #include <linux/usb/ch9.h>
  25. #include <linux/usb/gadget.h>
  26. #include <linux/usb/musb.h>
  27. struct musb;
  28. struct musb_hw_ep;
  29. struct musb_ep;
  30. /* Helper defines for struct musb->hwvers */
  31. #define MUSB_HWVERS_MAJOR(x) ((x >> 10) & 0x1f)
  32. #define MUSB_HWVERS_MINOR(x) (x & 0x3ff)
  33. #define MUSB_HWVERS_RC 0x8000
  34. #define MUSB_HWVERS_1300 0x52C
  35. #define MUSB_HWVERS_1400 0x590
  36. #define MUSB_HWVERS_1800 0x720
  37. #define MUSB_HWVERS_1900 0x784
  38. #define MUSB_HWVERS_2000 0x800
  39. #include "musb_debug.h"
  40. #include "musb_dma.h"
  41. #include "musb_io.h"
  42. #include "musb_regs.h"
  43. #include "musb_gadget.h"
  44. #ifndef __UBOOT__
  45. #include <linux/usb/hcd.h>
  46. #endif
  47. #include "musb_host.h"
  48. #define is_peripheral_enabled(musb) ((musb)->board_mode != MUSB_HOST)
  49. #define is_host_enabled(musb) ((musb)->board_mode != MUSB_PERIPHERAL)
  50. #define is_otg_enabled(musb) ((musb)->board_mode == MUSB_OTG)
  51. /* NOTE: otg and peripheral-only state machines start at B_IDLE.
  52. * OTG or host-only go to A_IDLE when ID is sensed.
  53. */
  54. #define is_peripheral_active(m) (!(m)->is_host)
  55. #define is_host_active(m) ((m)->is_host)
  56. #ifdef CONFIG_PROC_FS
  57. #include <linux/fs.h>
  58. #define MUSB_CONFIG_PROC_FS
  59. #endif
  60. /****************************** PERIPHERAL ROLE *****************************/
  61. #ifndef __UBOOT__
  62. #define is_peripheral_capable() (1)
  63. #else
  64. #ifdef CONFIG_USB_MUSB_GADGET
  65. #define is_peripheral_capable() (1)
  66. #else
  67. #define is_peripheral_capable() (0)
  68. #endif
  69. #endif
  70. extern irqreturn_t musb_g_ep0_irq(struct musb *);
  71. extern void musb_g_tx(struct musb *, u8);
  72. extern void musb_g_rx(struct musb *, u8);
  73. extern void musb_g_reset(struct musb *);
  74. extern void musb_g_suspend(struct musb *);
  75. extern void musb_g_resume(struct musb *);
  76. extern void musb_g_wakeup(struct musb *);
  77. extern void musb_g_disconnect(struct musb *);
  78. /****************************** HOST ROLE ***********************************/
  79. #ifndef __UBOOT__
  80. #define is_host_capable() (1)
  81. #else
  82. #ifdef CONFIG_USB_MUSB_HOST
  83. #define is_host_capable() (1)
  84. #else
  85. #define is_host_capable() (0)
  86. #endif
  87. #endif
  88. extern irqreturn_t musb_h_ep0_irq(struct musb *);
  89. extern void musb_host_tx(struct musb *, u8);
  90. extern void musb_host_rx(struct musb *, u8);
  91. /****************************** CONSTANTS ********************************/
  92. #ifndef MUSB_C_NUM_EPS
  93. #define MUSB_C_NUM_EPS ((u8)16)
  94. #endif
  95. #ifndef MUSB_MAX_END0_PACKET
  96. #define MUSB_MAX_END0_PACKET ((u16)MUSB_EP0_FIFOSIZE)
  97. #endif
  98. /* host side ep0 states */
  99. enum musb_h_ep0_state {
  100. MUSB_EP0_IDLE,
  101. MUSB_EP0_START, /* expect ack of setup */
  102. MUSB_EP0_IN, /* expect IN DATA */
  103. MUSB_EP0_OUT, /* expect ack of OUT DATA */
  104. MUSB_EP0_STATUS, /* expect ack of STATUS */
  105. } __attribute__ ((packed));
  106. /* peripheral side ep0 states */
  107. enum musb_g_ep0_state {
  108. MUSB_EP0_STAGE_IDLE, /* idle, waiting for SETUP */
  109. MUSB_EP0_STAGE_SETUP, /* received SETUP */
  110. MUSB_EP0_STAGE_TX, /* IN data */
  111. MUSB_EP0_STAGE_RX, /* OUT data */
  112. MUSB_EP0_STAGE_STATUSIN, /* (after OUT data) */
  113. MUSB_EP0_STAGE_STATUSOUT, /* (after IN data) */
  114. MUSB_EP0_STAGE_ACKWAIT, /* after zlp, before statusin */
  115. } __attribute__ ((packed));
  116. /*
  117. * OTG protocol constants. See USB OTG 1.3 spec,
  118. * sections 5.5 "Device Timings" and 6.6.5 "Timers".
  119. */
  120. #define OTG_TIME_A_WAIT_VRISE 100 /* msec (max) */
  121. #define OTG_TIME_A_WAIT_BCON 1100 /* min 1 second */
  122. #define OTG_TIME_A_AIDL_BDIS 200 /* min 200 msec */
  123. #define OTG_TIME_B_ASE0_BRST 100 /* min 3.125 ms */
  124. /*************************** REGISTER ACCESS ********************************/
  125. /* Endpoint registers (other than dynfifo setup) can be accessed either
  126. * directly with the "flat" model, or after setting up an index register.
  127. */
  128. #if defined(CONFIG_ARCH_DAVINCI) || defined(CONFIG_SOC_OMAP2430) \
  129. || defined(CONFIG_SOC_OMAP3430) || defined(CONFIG_BLACKFIN) \
  130. || defined(CONFIG_ARCH_OMAP4)
  131. /* REVISIT indexed access seemed to
  132. * misbehave (on DaVinci) for at least peripheral IN ...
  133. */
  134. #define MUSB_FLAT_REG
  135. #endif
  136. /* TUSB mapping: "flat" plus ep0 special cases */
  137. #if defined(CONFIG_USB_MUSB_TUSB6010) || \
  138. defined(CONFIG_USB_MUSB_TUSB6010_MODULE)
  139. #define musb_ep_select(_mbase, _epnum) \
  140. musb_writeb((_mbase), MUSB_INDEX, (_epnum))
  141. #define MUSB_EP_OFFSET MUSB_TUSB_OFFSET
  142. /* "flat" mapping: each endpoint has its own i/o address */
  143. #elif defined(MUSB_FLAT_REG)
  144. #define musb_ep_select(_mbase, _epnum) (((void)(_mbase)), ((void)(_epnum)))
  145. #define MUSB_EP_OFFSET MUSB_FLAT_OFFSET
  146. /* "indexed" mapping: INDEX register controls register bank select */
  147. #else
  148. #define musb_ep_select(_mbase, _epnum) \
  149. musb_writeb((_mbase), MUSB_INDEX, (_epnum))
  150. #define MUSB_EP_OFFSET MUSB_INDEXED_OFFSET
  151. #endif
  152. /****************************** FUNCTIONS ********************************/
  153. #define MUSB_HST_MODE(_musb)\
  154. { (_musb)->is_host = true; }
  155. #define MUSB_DEV_MODE(_musb) \
  156. { (_musb)->is_host = false; }
  157. #define test_devctl_hst_mode(_x) \
  158. (musb_readb((_x)->mregs, MUSB_DEVCTL)&MUSB_DEVCTL_HM)
  159. #define MUSB_MODE(musb) ((musb)->is_host ? "Host" : "Peripheral")
  160. /******************************** TYPES *************************************/
  161. /**
  162. * struct musb_platform_ops - Operations passed to musb_core by HW glue layer
  163. * @init: turns on clocks, sets up platform-specific registers, etc
  164. * @exit: undoes @init
  165. * @set_mode: forcefully changes operating mode
  166. * @try_ilde: tries to idle the IP
  167. * @vbus_status: returns vbus status if possible
  168. * @set_vbus: forces vbus status
  169. * @adjust_channel_params: pre check for standard dma channel_program func
  170. */
  171. struct musb_platform_ops {
  172. int (*init)(struct musb *musb);
  173. int (*exit)(struct musb *musb);
  174. #ifndef __UBOOT__
  175. void (*enable)(struct musb *musb);
  176. #else
  177. int (*enable)(struct musb *musb);
  178. #endif
  179. void (*disable)(struct musb *musb);
  180. int (*set_mode)(struct musb *musb, u8 mode);
  181. void (*try_idle)(struct musb *musb, unsigned long timeout);
  182. int (*vbus_status)(struct musb *musb);
  183. void (*set_vbus)(struct musb *musb, int on);
  184. int (*adjust_channel_params)(struct dma_channel *channel,
  185. u16 packet_sz, u8 *mode,
  186. dma_addr_t *dma_addr, u32 *len);
  187. };
  188. /*
  189. * struct musb_hw_ep - endpoint hardware (bidirectional)
  190. *
  191. * Ordered slightly for better cacheline locality.
  192. */
  193. struct musb_hw_ep {
  194. struct musb *musb;
  195. void __iomem *fifo;
  196. void __iomem *regs;
  197. #if defined(CONFIG_USB_MUSB_TUSB6010) || \
  198. defined(CONFIG_USB_MUSB_TUSB6010_MODULE)
  199. void __iomem *conf;
  200. #endif
  201. /* index in musb->endpoints[] */
  202. u8 epnum;
  203. /* hardware configuration, possibly dynamic */
  204. bool is_shared_fifo;
  205. bool tx_double_buffered;
  206. bool rx_double_buffered;
  207. u16 max_packet_sz_tx;
  208. u16 max_packet_sz_rx;
  209. struct dma_channel *tx_channel;
  210. struct dma_channel *rx_channel;
  211. #if defined(CONFIG_USB_MUSB_TUSB6010) || \
  212. defined(CONFIG_USB_MUSB_TUSB6010_MODULE)
  213. /* TUSB has "asynchronous" and "synchronous" dma modes */
  214. dma_addr_t fifo_async;
  215. dma_addr_t fifo_sync;
  216. void __iomem *fifo_sync_va;
  217. #endif
  218. void __iomem *target_regs;
  219. /* currently scheduled peripheral endpoint */
  220. struct musb_qh *in_qh;
  221. struct musb_qh *out_qh;
  222. u8 rx_reinit;
  223. u8 tx_reinit;
  224. /* peripheral side */
  225. struct musb_ep ep_in; /* TX */
  226. struct musb_ep ep_out; /* RX */
  227. };
  228. static inline struct musb_request *next_in_request(struct musb_hw_ep *hw_ep)
  229. {
  230. return next_request(&hw_ep->ep_in);
  231. }
  232. static inline struct musb_request *next_out_request(struct musb_hw_ep *hw_ep)
  233. {
  234. return next_request(&hw_ep->ep_out);
  235. }
  236. struct musb_csr_regs {
  237. /* FIFO registers */
  238. u16 txmaxp, txcsr, rxmaxp, rxcsr;
  239. u16 rxfifoadd, txfifoadd;
  240. u8 txtype, txinterval, rxtype, rxinterval;
  241. u8 rxfifosz, txfifosz;
  242. u8 txfunaddr, txhubaddr, txhubport;
  243. u8 rxfunaddr, rxhubaddr, rxhubport;
  244. };
  245. struct musb_context_registers {
  246. u8 power;
  247. u16 intrtxe, intrrxe;
  248. u8 intrusbe;
  249. u16 frame;
  250. u8 index, testmode;
  251. u8 devctl, busctl, misc;
  252. u32 otg_interfsel;
  253. struct musb_csr_regs index_regs[MUSB_C_NUM_EPS];
  254. };
  255. /*
  256. * struct musb - Driver instance data.
  257. */
  258. struct musb {
  259. /* device lock */
  260. spinlock_t lock;
  261. const struct musb_platform_ops *ops;
  262. struct musb_context_registers context;
  263. irqreturn_t (*isr)(int, void *);
  264. struct work_struct irq_work;
  265. u16 hwvers;
  266. /* this hub status bit is reserved by USB 2.0 and not seen by usbcore */
  267. #define MUSB_PORT_STAT_RESUME (1 << 31)
  268. u32 port1_status;
  269. unsigned long rh_timer;
  270. enum musb_h_ep0_state ep0_stage;
  271. /* bulk traffic normally dedicates endpoint hardware, and each
  272. * direction has its own ring of host side endpoints.
  273. * we try to progress the transfer at the head of each endpoint's
  274. * queue until it completes or NAKs too much; then we try the next
  275. * endpoint.
  276. */
  277. struct musb_hw_ep *bulk_ep;
  278. struct list_head control; /* of musb_qh */
  279. struct list_head in_bulk; /* of musb_qh */
  280. struct list_head out_bulk; /* of musb_qh */
  281. struct timer_list otg_timer;
  282. struct notifier_block nb;
  283. struct dma_controller *dma_controller;
  284. struct device *controller;
  285. void __iomem *ctrl_base;
  286. void __iomem *mregs;
  287. #if defined(CONFIG_USB_MUSB_TUSB6010) || \
  288. defined(CONFIG_USB_MUSB_TUSB6010_MODULE)
  289. dma_addr_t async;
  290. dma_addr_t sync;
  291. void __iomem *sync_va;
  292. #endif
  293. /* passed down from chip/board specific irq handlers */
  294. u8 int_usb;
  295. u16 int_rx;
  296. u16 int_tx;
  297. struct usb_phy *xceiv;
  298. int nIrq;
  299. unsigned irq_wake:1;
  300. struct musb_hw_ep endpoints[MUSB_C_NUM_EPS];
  301. #define control_ep endpoints
  302. #define VBUSERR_RETRY_COUNT 3
  303. u16 vbuserr_retry;
  304. u16 epmask;
  305. u8 nr_endpoints;
  306. u8 board_mode; /* enum musb_mode */
  307. int (*board_set_power)(int state);
  308. u8 min_power; /* vbus for periph, in mA/2 */
  309. bool is_host;
  310. int a_wait_bcon; /* VBUS timeout in msecs */
  311. unsigned long idle_timeout; /* Next timeout in jiffies */
  312. /* active means connected and not suspended */
  313. unsigned is_active:1;
  314. unsigned is_multipoint:1;
  315. unsigned ignore_disconnect:1; /* during bus resets */
  316. unsigned hb_iso_rx:1; /* high bandwidth iso rx? */
  317. unsigned hb_iso_tx:1; /* high bandwidth iso tx? */
  318. unsigned dyn_fifo:1; /* dynamic FIFO supported? */
  319. unsigned bulk_split:1;
  320. #define can_bulk_split(musb,type) \
  321. (((type) == USB_ENDPOINT_XFER_BULK) && (musb)->bulk_split)
  322. unsigned bulk_combine:1;
  323. #define can_bulk_combine(musb,type) \
  324. (((type) == USB_ENDPOINT_XFER_BULK) && (musb)->bulk_combine)
  325. /* is_suspended means USB B_PERIPHERAL suspend */
  326. unsigned is_suspended:1;
  327. /* may_wakeup means remote wakeup is enabled */
  328. unsigned may_wakeup:1;
  329. /* is_self_powered is reported in device status and the
  330. * config descriptor. is_bus_powered means B_PERIPHERAL
  331. * draws some VBUS current; both can be true.
  332. */
  333. unsigned is_self_powered:1;
  334. unsigned is_bus_powered:1;
  335. unsigned set_address:1;
  336. unsigned test_mode:1;
  337. unsigned softconnect:1;
  338. u8 address;
  339. u8 test_mode_nr;
  340. u16 ackpend; /* ep0 */
  341. enum musb_g_ep0_state ep0_state;
  342. struct usb_gadget g; /* the gadget */
  343. struct usb_gadget_driver *gadget_driver; /* its driver */
  344. /*
  345. * FIXME: Remove this flag.
  346. *
  347. * This is only added to allow Blackfin to work
  348. * with current driver. For some unknown reason
  349. * Blackfin doesn't work with double buffering
  350. * and that's enabled by default.
  351. *
  352. * We added this flag to forcefully disable double
  353. * buffering until we get it working.
  354. */
  355. unsigned double_buffer_not_ok:1;
  356. struct musb_hdrc_config *config;
  357. #ifdef MUSB_CONFIG_PROC_FS
  358. struct proc_dir_entry *proc_entry;
  359. #endif
  360. };
  361. static inline struct musb *gadget_to_musb(struct usb_gadget *g)
  362. {
  363. return container_of(g, struct musb, g);
  364. }
  365. #ifdef CONFIG_BLACKFIN
  366. static inline int musb_read_fifosize(struct musb *musb,
  367. struct musb_hw_ep *hw_ep, u8 epnum)
  368. {
  369. musb->nr_endpoints++;
  370. musb->epmask |= (1 << epnum);
  371. if (epnum < 5) {
  372. hw_ep->max_packet_sz_tx = 128;
  373. hw_ep->max_packet_sz_rx = 128;
  374. } else {
  375. hw_ep->max_packet_sz_tx = 1024;
  376. hw_ep->max_packet_sz_rx = 1024;
  377. }
  378. hw_ep->is_shared_fifo = false;
  379. return 0;
  380. }
  381. static inline void musb_configure_ep0(struct musb *musb)
  382. {
  383. musb->endpoints[0].max_packet_sz_tx = MUSB_EP0_FIFOSIZE;
  384. musb->endpoints[0].max_packet_sz_rx = MUSB_EP0_FIFOSIZE;
  385. musb->endpoints[0].is_shared_fifo = true;
  386. }
  387. #else
  388. static inline int musb_read_fifosize(struct musb *musb,
  389. struct musb_hw_ep *hw_ep, u8 epnum)
  390. {
  391. void *mbase = musb->mregs;
  392. u8 reg = 0;
  393. /* read from core using indexed model */
  394. reg = musb_readb(mbase, MUSB_EP_OFFSET(epnum, MUSB_FIFOSIZE));
  395. /* 0's returned when no more endpoints */
  396. if (!reg)
  397. return -ENODEV;
  398. musb->nr_endpoints++;
  399. musb->epmask |= (1 << epnum);
  400. hw_ep->max_packet_sz_tx = 1 << (reg & 0x0f);
  401. /* shared TX/RX FIFO? */
  402. if ((reg & 0xf0) == 0xf0) {
  403. hw_ep->max_packet_sz_rx = hw_ep->max_packet_sz_tx;
  404. hw_ep->is_shared_fifo = true;
  405. return 0;
  406. } else {
  407. hw_ep->max_packet_sz_rx = 1 << ((reg & 0xf0) >> 4);
  408. hw_ep->is_shared_fifo = false;
  409. }
  410. return 0;
  411. }
  412. static inline void musb_configure_ep0(struct musb *musb)
  413. {
  414. musb->endpoints[0].max_packet_sz_tx = MUSB_EP0_FIFOSIZE;
  415. musb->endpoints[0].max_packet_sz_rx = MUSB_EP0_FIFOSIZE;
  416. musb->endpoints[0].is_shared_fifo = true;
  417. }
  418. #endif /* CONFIG_BLACKFIN */
  419. /***************************** Glue it together *****************************/
  420. extern const char musb_driver_name[];
  421. #ifndef __UBOOT__
  422. extern void musb_start(struct musb *musb);
  423. #else
  424. extern int musb_start(struct musb *musb);
  425. #endif
  426. extern void musb_stop(struct musb *musb);
  427. extern void musb_write_fifo(struct musb_hw_ep *ep, u16 len, const u8 *src);
  428. extern void musb_read_fifo(struct musb_hw_ep *ep, u16 len, u8 *dst);
  429. extern void musb_load_testpacket(struct musb *);
  430. extern irqreturn_t musb_interrupt(struct musb *);
  431. extern void musb_hnp_stop(struct musb *musb);
  432. static inline void musb_platform_set_vbus(struct musb *musb, int is_on)
  433. {
  434. if (musb->ops->set_vbus)
  435. musb->ops->set_vbus(musb, is_on);
  436. }
  437. #ifndef __UBOOT__
  438. static inline void musb_platform_enable(struct musb *musb)
  439. {
  440. if (musb->ops->enable)
  441. musb->ops->enable(musb);
  442. }
  443. #else
  444. static inline int musb_platform_enable(struct musb *musb)
  445. {
  446. if (!musb->ops->enable)
  447. return 0;
  448. return musb->ops->enable(musb);
  449. }
  450. #endif
  451. static inline void musb_platform_disable(struct musb *musb)
  452. {
  453. if (musb->ops->disable)
  454. musb->ops->disable(musb);
  455. }
  456. static inline int musb_platform_set_mode(struct musb *musb, u8 mode)
  457. {
  458. if (!musb->ops->set_mode)
  459. return 0;
  460. return musb->ops->set_mode(musb, mode);
  461. }
  462. static inline void musb_platform_try_idle(struct musb *musb,
  463. unsigned long timeout)
  464. {
  465. if (musb->ops->try_idle)
  466. musb->ops->try_idle(musb, timeout);
  467. }
  468. static inline int musb_platform_get_vbus_status(struct musb *musb)
  469. {
  470. if (!musb->ops->vbus_status)
  471. return 0;
  472. return musb->ops->vbus_status(musb);
  473. }
  474. static inline int musb_platform_init(struct musb *musb)
  475. {
  476. if (!musb->ops->init)
  477. return -EINVAL;
  478. return musb->ops->init(musb);
  479. }
  480. static inline int musb_platform_exit(struct musb *musb)
  481. {
  482. if (!musb->ops->exit)
  483. return -EINVAL;
  484. return musb->ops->exit(musb);
  485. }
  486. #ifdef __UBOOT__
  487. struct musb *
  488. musb_init_controller(struct musb_hdrc_platform_data *plat, struct device *dev,
  489. void *ctrl);
  490. #endif
  491. #endif /* __MUSB_CORE_H__ */