sdhci.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608
  1. /*
  2. * Copyright 2011, Marvell Semiconductor Inc.
  3. * Lei Wen <leiwen@marvell.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. *
  7. * Back ported to the 8xx platform (from the 8260 platform) by
  8. * Murray.Jensen@cmst.csiro.au, 27-Jan-01.
  9. */
  10. #include <common.h>
  11. #include <errno.h>
  12. #include <malloc.h>
  13. #include <mmc.h>
  14. #include <sdhci.h>
  15. #if defined(CONFIG_FIXED_SDHCI_ALIGNED_BUFFER)
  16. void *aligned_buffer = (void *)CONFIG_FIXED_SDHCI_ALIGNED_BUFFER;
  17. #else
  18. void *aligned_buffer;
  19. #endif
  20. static void sdhci_reset(struct sdhci_host *host, u8 mask)
  21. {
  22. unsigned long timeout;
  23. /* Wait max 100 ms */
  24. timeout = 100;
  25. sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
  26. while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
  27. if (timeout == 0) {
  28. printf("%s: Reset 0x%x never completed.\n",
  29. __func__, (int)mask);
  30. return;
  31. }
  32. timeout--;
  33. udelay(1000);
  34. }
  35. }
  36. static void sdhci_cmd_done(struct sdhci_host *host, struct mmc_cmd *cmd)
  37. {
  38. int i;
  39. if (cmd->resp_type & MMC_RSP_136) {
  40. /* CRC is stripped so we need to do some shifting. */
  41. for (i = 0; i < 4; i++) {
  42. cmd->response[i] = sdhci_readl(host,
  43. SDHCI_RESPONSE + (3-i)*4) << 8;
  44. if (i != 3)
  45. cmd->response[i] |= sdhci_readb(host,
  46. SDHCI_RESPONSE + (3-i)*4-1);
  47. }
  48. } else {
  49. cmd->response[0] = sdhci_readl(host, SDHCI_RESPONSE);
  50. }
  51. }
  52. static void sdhci_transfer_pio(struct sdhci_host *host, struct mmc_data *data)
  53. {
  54. int i;
  55. char *offs;
  56. for (i = 0; i < data->blocksize; i += 4) {
  57. offs = data->dest + i;
  58. if (data->flags == MMC_DATA_READ)
  59. *(u32 *)offs = sdhci_readl(host, SDHCI_BUFFER);
  60. else
  61. sdhci_writel(host, *(u32 *)offs, SDHCI_BUFFER);
  62. }
  63. }
  64. static int sdhci_transfer_data(struct sdhci_host *host, struct mmc_data *data,
  65. unsigned int start_addr)
  66. {
  67. unsigned int stat, rdy, mask, timeout, block = 0;
  68. #ifdef CONFIG_MMC_SDMA
  69. unsigned char ctrl;
  70. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  71. ctrl &= ~SDHCI_CTRL_DMA_MASK;
  72. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  73. #endif
  74. timeout = 1000000;
  75. rdy = SDHCI_INT_SPACE_AVAIL | SDHCI_INT_DATA_AVAIL;
  76. mask = SDHCI_DATA_AVAILABLE | SDHCI_SPACE_AVAILABLE;
  77. do {
  78. stat = sdhci_readl(host, SDHCI_INT_STATUS);
  79. if (stat & SDHCI_INT_ERROR) {
  80. printf("%s: Error detected in status(0x%X)!\n",
  81. __func__, stat);
  82. return -1;
  83. }
  84. if (stat & rdy) {
  85. if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) & mask))
  86. continue;
  87. sdhci_writel(host, rdy, SDHCI_INT_STATUS);
  88. sdhci_transfer_pio(host, data);
  89. data->dest += data->blocksize;
  90. if (++block >= data->blocks)
  91. break;
  92. }
  93. #ifdef CONFIG_MMC_SDMA
  94. if (stat & SDHCI_INT_DMA_END) {
  95. sdhci_writel(host, SDHCI_INT_DMA_END, SDHCI_INT_STATUS);
  96. start_addr &= ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1);
  97. start_addr += SDHCI_DEFAULT_BOUNDARY_SIZE;
  98. sdhci_writel(host, start_addr, SDHCI_DMA_ADDRESS);
  99. }
  100. #endif
  101. if (timeout-- > 0)
  102. udelay(10);
  103. else {
  104. printf("%s: Transfer data timeout\n", __func__);
  105. return -1;
  106. }
  107. } while (!(stat & SDHCI_INT_DATA_END));
  108. return 0;
  109. }
  110. /*
  111. * No command will be sent by driver if card is busy, so driver must wait
  112. * for card ready state.
  113. * Every time when card is busy after timeout then (last) timeout value will be
  114. * increased twice but only if it doesn't exceed global defined maximum.
  115. * Each function call will use last timeout value. Max timeout can be redefined
  116. * in board config file.
  117. */
  118. #ifndef CONFIG_SDHCI_CMD_MAX_TIMEOUT
  119. #define CONFIG_SDHCI_CMD_MAX_TIMEOUT 3200
  120. #endif
  121. #define SDHCI_CMD_DEFAULT_TIMEOUT 100
  122. #define SDHCI_READ_STATUS_TIMEOUT 1000
  123. #ifdef CONFIG_DM_MMC_OPS
  124. static int sdhci_send_command(struct udevice *dev, struct mmc_cmd *cmd,
  125. struct mmc_data *data)
  126. {
  127. struct mmc *mmc = mmc_get_mmc_dev(dev);
  128. #else
  129. static int sdhci_send_command(struct mmc *mmc, struct mmc_cmd *cmd,
  130. struct mmc_data *data)
  131. {
  132. #endif
  133. struct sdhci_host *host = mmc->priv;
  134. unsigned int stat = 0;
  135. int ret = 0;
  136. int trans_bytes = 0, is_aligned = 1;
  137. u32 mask, flags, mode;
  138. unsigned int time = 0, start_addr = 0;
  139. int mmc_dev = mmc_get_blk_desc(mmc)->devnum;
  140. unsigned start = get_timer(0);
  141. /* Timeout unit - ms */
  142. static unsigned int cmd_timeout = SDHCI_CMD_DEFAULT_TIMEOUT;
  143. sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS);
  144. mask = SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT;
  145. /* We shouldn't wait for data inihibit for stop commands, even
  146. though they might use busy signaling */
  147. if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
  148. mask &= ~SDHCI_DATA_INHIBIT;
  149. while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
  150. if (time >= cmd_timeout) {
  151. printf("%s: MMC: %d busy ", __func__, mmc_dev);
  152. if (2 * cmd_timeout <= CONFIG_SDHCI_CMD_MAX_TIMEOUT) {
  153. cmd_timeout += cmd_timeout;
  154. printf("timeout increasing to: %u ms.\n",
  155. cmd_timeout);
  156. } else {
  157. puts("timeout.\n");
  158. return -ECOMM;
  159. }
  160. }
  161. time++;
  162. udelay(1000);
  163. }
  164. mask = SDHCI_INT_RESPONSE;
  165. if (!(cmd->resp_type & MMC_RSP_PRESENT))
  166. flags = SDHCI_CMD_RESP_NONE;
  167. else if (cmd->resp_type & MMC_RSP_136)
  168. flags = SDHCI_CMD_RESP_LONG;
  169. else if (cmd->resp_type & MMC_RSP_BUSY) {
  170. flags = SDHCI_CMD_RESP_SHORT_BUSY;
  171. if (data)
  172. mask |= SDHCI_INT_DATA_END;
  173. } else
  174. flags = SDHCI_CMD_RESP_SHORT;
  175. if (cmd->resp_type & MMC_RSP_CRC)
  176. flags |= SDHCI_CMD_CRC;
  177. if (cmd->resp_type & MMC_RSP_OPCODE)
  178. flags |= SDHCI_CMD_INDEX;
  179. if (data)
  180. flags |= SDHCI_CMD_DATA;
  181. /* Set Transfer mode regarding to data flag */
  182. if (data != 0) {
  183. sdhci_writeb(host, 0xe, SDHCI_TIMEOUT_CONTROL);
  184. mode = SDHCI_TRNS_BLK_CNT_EN;
  185. trans_bytes = data->blocks * data->blocksize;
  186. if (data->blocks > 1)
  187. mode |= SDHCI_TRNS_MULTI;
  188. if (data->flags == MMC_DATA_READ)
  189. mode |= SDHCI_TRNS_READ;
  190. #ifdef CONFIG_MMC_SDMA
  191. if (data->flags == MMC_DATA_READ)
  192. start_addr = (unsigned long)data->dest;
  193. else
  194. start_addr = (unsigned long)data->src;
  195. if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) &&
  196. (start_addr & 0x7) != 0x0) {
  197. is_aligned = 0;
  198. start_addr = (unsigned long)aligned_buffer;
  199. if (data->flags != MMC_DATA_READ)
  200. memcpy(aligned_buffer, data->src, trans_bytes);
  201. }
  202. #if defined(CONFIG_FIXED_SDHCI_ALIGNED_BUFFER)
  203. /*
  204. * Always use this bounce-buffer when
  205. * CONFIG_FIXED_SDHCI_ALIGNED_BUFFER is defined
  206. */
  207. is_aligned = 0;
  208. start_addr = (unsigned long)aligned_buffer;
  209. if (data->flags != MMC_DATA_READ)
  210. memcpy(aligned_buffer, data->src, trans_bytes);
  211. #endif
  212. sdhci_writel(host, start_addr, SDHCI_DMA_ADDRESS);
  213. mode |= SDHCI_TRNS_DMA;
  214. #endif
  215. sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
  216. data->blocksize),
  217. SDHCI_BLOCK_SIZE);
  218. sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
  219. sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
  220. } else if (cmd->resp_type & MMC_RSP_BUSY) {
  221. sdhci_writeb(host, 0xe, SDHCI_TIMEOUT_CONTROL);
  222. }
  223. sdhci_writel(host, cmd->cmdarg, SDHCI_ARGUMENT);
  224. #ifdef CONFIG_MMC_SDMA
  225. flush_cache(start_addr, trans_bytes);
  226. #endif
  227. sdhci_writew(host, SDHCI_MAKE_CMD(cmd->cmdidx, flags), SDHCI_COMMAND);
  228. start = get_timer(0);
  229. do {
  230. stat = sdhci_readl(host, SDHCI_INT_STATUS);
  231. if (stat & SDHCI_INT_ERROR)
  232. break;
  233. if (get_timer(start) >= SDHCI_READ_STATUS_TIMEOUT) {
  234. if (host->quirks & SDHCI_QUIRK_BROKEN_R1B) {
  235. return 0;
  236. } else {
  237. printf("%s: Timeout for status update!\n",
  238. __func__);
  239. return -ETIMEDOUT;
  240. }
  241. }
  242. } while ((stat & mask) != mask);
  243. if ((stat & (SDHCI_INT_ERROR | mask)) == mask) {
  244. sdhci_cmd_done(host, cmd);
  245. sdhci_writel(host, mask, SDHCI_INT_STATUS);
  246. } else
  247. ret = -1;
  248. if (!ret && data)
  249. ret = sdhci_transfer_data(host, data, start_addr);
  250. if (host->quirks & SDHCI_QUIRK_WAIT_SEND_CMD)
  251. udelay(1000);
  252. stat = sdhci_readl(host, SDHCI_INT_STATUS);
  253. sdhci_writel(host, SDHCI_INT_ALL_MASK, SDHCI_INT_STATUS);
  254. if (!ret) {
  255. if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) &&
  256. !is_aligned && (data->flags == MMC_DATA_READ))
  257. memcpy(data->dest, aligned_buffer, trans_bytes);
  258. return 0;
  259. }
  260. sdhci_reset(host, SDHCI_RESET_CMD);
  261. sdhci_reset(host, SDHCI_RESET_DATA);
  262. if (stat & SDHCI_INT_TIMEOUT)
  263. return -ETIMEDOUT;
  264. else
  265. return -ECOMM;
  266. }
  267. static int sdhci_set_clock(struct mmc *mmc, unsigned int clock)
  268. {
  269. struct sdhci_host *host = mmc->priv;
  270. unsigned int div, clk, timeout, reg;
  271. /* Wait max 20 ms */
  272. timeout = 200;
  273. while (sdhci_readl(host, SDHCI_PRESENT_STATE) &
  274. (SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT)) {
  275. if (timeout == 0) {
  276. printf("%s: Timeout to wait cmd & data inhibit\n",
  277. __func__);
  278. return -1;
  279. }
  280. timeout--;
  281. udelay(100);
  282. }
  283. reg = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
  284. reg &= ~(SDHCI_CLOCK_CARD_EN | SDHCI_CLOCK_INT_EN);
  285. sdhci_writew(host, reg, SDHCI_CLOCK_CONTROL);
  286. if (clock == 0)
  287. return 0;
  288. if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
  289. /* Version 3.00 divisors must be a multiple of 2. */
  290. if (mmc->cfg->f_max <= clock)
  291. div = 1;
  292. else {
  293. for (div = 2; div < SDHCI_MAX_DIV_SPEC_300; div += 2) {
  294. if ((mmc->cfg->f_max / div) <= clock)
  295. break;
  296. }
  297. }
  298. } else {
  299. /* Version 2.00 divisors must be a power of 2. */
  300. for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
  301. if ((mmc->cfg->f_max / div) <= clock)
  302. break;
  303. }
  304. }
  305. div >>= 1;
  306. if (host->set_clock)
  307. host->set_clock(host->index, div);
  308. clk = (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
  309. clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
  310. << SDHCI_DIVIDER_HI_SHIFT;
  311. clk |= SDHCI_CLOCK_INT_EN;
  312. sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
  313. /* Wait max 20 ms */
  314. timeout = 20;
  315. while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
  316. & SDHCI_CLOCK_INT_STABLE)) {
  317. if (timeout == 0) {
  318. printf("%s: Internal clock never stabilised.\n",
  319. __func__);
  320. return -1;
  321. }
  322. timeout--;
  323. udelay(1000);
  324. }
  325. clk |= SDHCI_CLOCK_CARD_EN;
  326. sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
  327. return 0;
  328. }
  329. static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
  330. {
  331. u8 pwr = 0;
  332. if (power != (unsigned short)-1) {
  333. switch (1 << power) {
  334. case MMC_VDD_165_195:
  335. pwr = SDHCI_POWER_180;
  336. break;
  337. case MMC_VDD_29_30:
  338. case MMC_VDD_30_31:
  339. pwr = SDHCI_POWER_300;
  340. break;
  341. case MMC_VDD_32_33:
  342. case MMC_VDD_33_34:
  343. pwr = SDHCI_POWER_330;
  344. break;
  345. }
  346. }
  347. if (pwr == 0) {
  348. sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
  349. return;
  350. }
  351. if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
  352. sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
  353. pwr |= SDHCI_POWER_ON;
  354. sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
  355. }
  356. #ifdef CONFIG_DM_MMC_OPS
  357. static int sdhci_set_ios(struct udevice *dev)
  358. {
  359. struct mmc *mmc = mmc_get_mmc_dev(dev);
  360. #else
  361. static void sdhci_set_ios(struct mmc *mmc)
  362. {
  363. #endif
  364. u32 ctrl;
  365. struct sdhci_host *host = mmc->priv;
  366. if (host->set_control_reg)
  367. host->set_control_reg(host);
  368. if (mmc->clock != host->clock)
  369. sdhci_set_clock(mmc, mmc->clock);
  370. /* Set bus width */
  371. ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
  372. if (mmc->bus_width == 8) {
  373. ctrl &= ~SDHCI_CTRL_4BITBUS;
  374. if ((SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) ||
  375. (host->quirks & SDHCI_QUIRK_USE_WIDE8))
  376. ctrl |= SDHCI_CTRL_8BITBUS;
  377. } else {
  378. if ((SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) ||
  379. (host->quirks & SDHCI_QUIRK_USE_WIDE8))
  380. ctrl &= ~SDHCI_CTRL_8BITBUS;
  381. if (mmc->bus_width == 4)
  382. ctrl |= SDHCI_CTRL_4BITBUS;
  383. else
  384. ctrl &= ~SDHCI_CTRL_4BITBUS;
  385. }
  386. if (mmc->clock > 26000000)
  387. ctrl |= SDHCI_CTRL_HISPD;
  388. else
  389. ctrl &= ~SDHCI_CTRL_HISPD;
  390. if (host->quirks & SDHCI_QUIRK_NO_HISPD_BIT)
  391. ctrl &= ~SDHCI_CTRL_HISPD;
  392. sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
  393. #ifdef CONFIG_DM_MMC_OPS
  394. return 0;
  395. #endif
  396. }
  397. static int sdhci_init(struct mmc *mmc)
  398. {
  399. struct sdhci_host *host = mmc->priv;
  400. sdhci_reset(host, SDHCI_RESET_ALL);
  401. if ((host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) && !aligned_buffer) {
  402. aligned_buffer = memalign(8, 512*1024);
  403. if (!aligned_buffer) {
  404. printf("%s: Aligned buffer alloc failed!!!\n",
  405. __func__);
  406. return -1;
  407. }
  408. }
  409. sdhci_set_power(host, fls(mmc->cfg->voltages) - 1);
  410. if (host->quirks & SDHCI_QUIRK_NO_CD) {
  411. #if defined(CONFIG_PIC32_SDHCI)
  412. /* PIC32 SDHCI CD errata:
  413. * - set CD_TEST and clear CD_TEST_INS bit
  414. */
  415. sdhci_writeb(host, SDHCI_CTRL_CD_TEST, SDHCI_HOST_CONTROL);
  416. #else
  417. unsigned int status;
  418. sdhci_writeb(host, SDHCI_CTRL_CD_TEST_INS | SDHCI_CTRL_CD_TEST,
  419. SDHCI_HOST_CONTROL);
  420. status = sdhci_readl(host, SDHCI_PRESENT_STATE);
  421. while ((!(status & SDHCI_CARD_PRESENT)) ||
  422. (!(status & SDHCI_CARD_STATE_STABLE)) ||
  423. (!(status & SDHCI_CARD_DETECT_PIN_LEVEL)))
  424. status = sdhci_readl(host, SDHCI_PRESENT_STATE);
  425. #endif
  426. }
  427. /* Enable only interrupts served by the SD controller */
  428. sdhci_writel(host, SDHCI_INT_DATA_MASK | SDHCI_INT_CMD_MASK,
  429. SDHCI_INT_ENABLE);
  430. /* Mask all sdhci interrupt sources */
  431. sdhci_writel(host, 0x0, SDHCI_SIGNAL_ENABLE);
  432. return 0;
  433. }
  434. #ifdef CONFIG_DM_MMC_OPS
  435. int sdhci_probe(struct udevice *dev)
  436. {
  437. struct mmc *mmc = mmc_get_mmc_dev(dev);
  438. return sdhci_init(mmc);
  439. }
  440. const struct dm_mmc_ops sdhci_ops = {
  441. .send_cmd = sdhci_send_command,
  442. .set_ios = sdhci_set_ios,
  443. };
  444. #else
  445. static const struct mmc_ops sdhci_ops = {
  446. .send_cmd = sdhci_send_command,
  447. .set_ios = sdhci_set_ios,
  448. .init = sdhci_init,
  449. };
  450. #endif
  451. int sdhci_setup_cfg(struct mmc_config *cfg, struct sdhci_host *host,
  452. u32 max_clk, u32 min_clk)
  453. {
  454. u32 caps;
  455. caps = sdhci_readl(host, SDHCI_CAPABILITIES);
  456. #ifdef CONFIG_MMC_SDMA
  457. if (!(caps & SDHCI_CAN_DO_SDMA)) {
  458. printf("%s: Your controller doesn't support SDMA!!\n",
  459. __func__);
  460. return -EINVAL;
  461. }
  462. #endif
  463. host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
  464. cfg->name = host->name;
  465. #ifndef CONFIG_DM_MMC_OPS
  466. cfg->ops = &sdhci_ops;
  467. #endif
  468. if (max_clk)
  469. cfg->f_max = max_clk;
  470. else {
  471. if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300)
  472. cfg->f_max = (caps & SDHCI_CLOCK_V3_BASE_MASK) >>
  473. SDHCI_CLOCK_BASE_SHIFT;
  474. else
  475. cfg->f_max = (caps & SDHCI_CLOCK_BASE_MASK) >>
  476. SDHCI_CLOCK_BASE_SHIFT;
  477. cfg->f_max *= 1000000;
  478. }
  479. if (cfg->f_max == 0) {
  480. printf("%s: Hardware doesn't specify base clock frequency\n",
  481. __func__);
  482. return -EINVAL;
  483. }
  484. if (min_clk)
  485. cfg->f_min = min_clk;
  486. else {
  487. if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300)
  488. cfg->f_min = cfg->f_max / SDHCI_MAX_DIV_SPEC_300;
  489. else
  490. cfg->f_min = cfg->f_max / SDHCI_MAX_DIV_SPEC_200;
  491. }
  492. cfg->voltages = 0;
  493. if (caps & SDHCI_CAN_VDD_330)
  494. cfg->voltages |= MMC_VDD_32_33 | MMC_VDD_33_34;
  495. if (caps & SDHCI_CAN_VDD_300)
  496. cfg->voltages |= MMC_VDD_29_30 | MMC_VDD_30_31;
  497. if (caps & SDHCI_CAN_VDD_180)
  498. cfg->voltages |= MMC_VDD_165_195;
  499. if (host->quirks & SDHCI_QUIRK_BROKEN_VOLTAGE)
  500. cfg->voltages |= host->voltages;
  501. cfg->host_caps = MMC_MODE_HS | MMC_MODE_HS_52MHz | MMC_MODE_4BIT;
  502. if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
  503. if (caps & SDHCI_CAN_DO_8BIT)
  504. cfg->host_caps |= MMC_MODE_8BIT;
  505. }
  506. if (host->host_caps)
  507. cfg->host_caps |= host->host_caps;
  508. cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
  509. return 0;
  510. }
  511. #ifdef CONFIG_BLK
  512. int sdhci_bind(struct udevice *dev, struct mmc *mmc, struct mmc_config *cfg)
  513. {
  514. return mmc_bind(dev, mmc, cfg);
  515. }
  516. #else
  517. int add_sdhci(struct sdhci_host *host, u32 max_clk, u32 min_clk)
  518. {
  519. int ret;
  520. ret = sdhci_setup_cfg(&host->cfg, host, max_clk, min_clk);
  521. if (ret)
  522. return ret;
  523. host->mmc = mmc_create(&host->cfg, host);
  524. if (host->mmc == NULL) {
  525. printf("%s: mmc create fail!\n", __func__);
  526. return -1;
  527. }
  528. return 0;
  529. }
  530. #endif