spl_at91.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133
  1. /*
  2. * (C) Copyright 2014 DENX Software Engineering
  3. * Heiko Schocher <hs@denx.de>
  4. *
  5. * Based on:
  6. * Copyright (C) 2013 Atmel Corporation
  7. * Bo Shen <voice.shen@atmel.com>
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <common.h>
  12. #include <asm/io.h>
  13. #include <asm/arch/at91_common.h>
  14. #include <asm/arch/at91sam9_matrix.h>
  15. #include <asm/arch/at91_pit.h>
  16. #include <asm/arch/at91_pmc.h>
  17. #include <asm/arch/at91_rstc.h>
  18. #include <asm/arch/at91_wdt.h>
  19. #include <asm/arch/clk.h>
  20. #include <spl.h>
  21. DECLARE_GLOBAL_DATA_PTR;
  22. static void enable_ext_reset(void)
  23. {
  24. struct at91_rstc *rstc = (struct at91_rstc *)ATMEL_BASE_RSTC;
  25. writel(AT91_RSTC_KEY | AT91_RSTC_MR_URSTEN, &rstc->mr);
  26. }
  27. void lowlevel_clock_init(void)
  28. {
  29. struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
  30. if (!(readl(&pmc->sr) & AT91_PMC_MOSCS)) {
  31. /* Enable Main Oscillator */
  32. writel(AT91_PMC_MOSCS | (0x40 << 8), &pmc->mor);
  33. /* Wait until Main Oscillator is stable */
  34. while (!(readl(&pmc->sr) & AT91_PMC_MOSCS))
  35. ;
  36. }
  37. /* After stabilization, switch to Main Oscillator */
  38. if ((readl(&pmc->mckr) & AT91_PMC_CSS) == AT91_PMC_CSS_SLOW) {
  39. unsigned long tmp;
  40. tmp = readl(&pmc->mckr);
  41. tmp &= ~AT91_PMC_CSS;
  42. tmp |= AT91_PMC_CSS_MAIN;
  43. writel(tmp, &pmc->mckr);
  44. while (!(readl(&pmc->sr) & AT91_PMC_MCKRDY))
  45. ;
  46. tmp &= ~AT91_PMC_PRES;
  47. tmp |= AT91_PMC_PRES_1;
  48. writel(tmp, &pmc->mckr);
  49. while (!(readl(&pmc->sr) & AT91_PMC_MCKRDY))
  50. ;
  51. }
  52. return;
  53. }
  54. void __weak matrix_init(void)
  55. {
  56. }
  57. void __weak at91_spl_board_init(void)
  58. {
  59. }
  60. void __weak spl_board_init(void)
  61. {
  62. }
  63. void board_init_f(ulong dummy)
  64. {
  65. struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
  66. lowlevel_clock_init();
  67. at91_disable_wdt();
  68. /*
  69. * At this stage the main oscillator is supposed to be enabled
  70. * PCK = MCK = MOSC
  71. */
  72. writel(0x00, &pmc->pllicpr);
  73. /* Configure PLLA = MOSC * (PLL_MULA + 1) / PLL_DIVA */
  74. at91_plla_init(CONFIG_SYS_AT91_PLLA);
  75. /* PCK = PLLA = 2 * MCK */
  76. at91_mck_init(CONFIG_SYS_MCKR);
  77. /* Switch MCK on PLLA output */
  78. at91_mck_init(CONFIG_SYS_MCKR_CSS);
  79. #if defined(CONFIG_SYS_AT91_PLLB)
  80. /* Configure PLLB */
  81. at91_pllb_init(CONFIG_SYS_AT91_PLLB);
  82. #endif
  83. /* Enable External Reset */
  84. enable_ext_reset();
  85. /* Initialize matrix */
  86. matrix_init();
  87. gd->arch.mck_rate_hz = CONFIG_SYS_MASTER_CLOCK;
  88. /*
  89. * init timer long enough for using in spl.
  90. */
  91. timer_init();
  92. /* enable clocks for all PIOs */
  93. #ifdef CONFIG_AT91SAM9X5
  94. at91_periph_clk_enable(ATMEL_ID_PIOAB);
  95. at91_periph_clk_enable(ATMEL_ID_PIOCD);
  96. #else
  97. at91_periph_clk_enable(ATMEL_ID_PIOA);
  98. at91_periph_clk_enable(ATMEL_ID_PIOB);
  99. at91_periph_clk_enable(ATMEL_ID_PIOC);
  100. #endif
  101. /* init console */
  102. at91_seriald_hw_init();
  103. preloader_console_init();
  104. mem_init();
  105. at91_spl_board_init();
  106. }