at91_pmc.h 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240
  1. /*
  2. * [origin: Linux kernel arch/arm/mach-at91/include/mach/at91_pmc.h]
  3. *
  4. * Copyright (C) 2005 Ivan Kokshaysky
  5. * Copyright (C) SAN People
  6. * Copyright (C) 2009 Jens Scharsig (js_at_ng@scharsoft.de)
  7. *
  8. * Power Management Controller (PMC) - System peripherals registers.
  9. * Based on AT91RM9200 datasheet revision E.
  10. *
  11. * SPDX-License-Identifier: GPL-2.0+
  12. */
  13. #ifndef AT91_PMC_H
  14. #define AT91_PMC_H
  15. #ifdef __ASSEMBLY__
  16. #define AT91_ASM_PMC_MOR (ATMEL_BASE_PMC + 0x20)
  17. #define AT91_ASM_PMC_PLLAR (ATMEL_BASE_PMC + 0x28)
  18. #define AT91_ASM_PMC_PLLBR (ATMEL_BASE_PMC + 0x2c)
  19. #define AT91_ASM_PMC_MCKR (ATMEL_BASE_PMC + 0x30)
  20. #define AT91_ASM_PMC_SR (ATMEL_BASE_PMC + 0x68)
  21. #else
  22. #include <asm/types.h>
  23. typedef struct at91_pmc {
  24. u32 scer; /* 0x00 System Clock Enable Register */
  25. u32 scdr; /* 0x04 System Clock Disable Register */
  26. u32 scsr; /* 0x08 System Clock Status Register */
  27. u32 reserved0;
  28. u32 pcer; /* 0x10 Peripheral Clock Enable Register */
  29. u32 pcdr; /* 0x14 Peripheral Clock Disable Register */
  30. u32 pcsr; /* 0x18 Peripheral Clock Status Register */
  31. u32 uckr; /* 0x1C UTMI Clock Register */
  32. u32 mor; /* 0x20 Main Oscilator Register */
  33. u32 mcfr; /* 0x24 Main Clock Frequency Register */
  34. u32 pllar; /* 0x28 PLL A Register */
  35. u32 pllbr; /* 0x2C PLL B Register */
  36. u32 mckr; /* 0x30 Master Clock Register */
  37. u32 reserved1;
  38. u32 usb; /* 0x38 USB Clock Register */
  39. u32 reserved2;
  40. u32 pck[4]; /* 0x40 Programmable Clock Register 0 - 3 */
  41. u32 reserved3[4];
  42. u32 ier; /* 0x60 Interrupt Enable Register */
  43. u32 idr; /* 0x64 Interrupt Disable Register */
  44. u32 sr; /* 0x68 Status Register */
  45. u32 imr; /* 0x6C Interrupt Mask Register */
  46. u32 reserved4[4];
  47. u32 pllicpr; /* 0x80 Change Pump Current Register (SAM9) */
  48. u32 reserved5[21];
  49. u32 wpmr; /* 0xE4 Write Protect Mode Register (CAP0) */
  50. u32 wpsr; /* 0xE8 Write Protect Status Register (CAP0) */
  51. #ifdef CPU_HAS_PCR
  52. u32 reserved6[8];
  53. u32 pcer1; /* 0x100 Periperial Clock Enable Register 1 */
  54. u32 pcdr1; /* 0x104 Periperial Clock Disable Register 1 */
  55. u32 pcsr1; /* 0x108 Periperial Clock Status Register 1 */
  56. u32 pcr; /* 0x10c Periperial Control Register */
  57. u32 ocr; /* 0x110 Oscillator Calibration Register */
  58. #else
  59. u32 reserved8[5];
  60. #endif
  61. } at91_pmc_t;
  62. #endif /* end not assembly */
  63. #define AT91_PMC_MOR_MOSCEN 0x01
  64. #define AT91_PMC_MOR_OSCBYPASS 0x02
  65. #define AT91_PMC_MOR_MOSCRCEN 0x08
  66. #define AT91_PMC_MOR_OSCOUNT(x) ((x & 0xff) << 8)
  67. #define AT91_PMC_MOR_KEY(x) ((x & 0xff) << 16)
  68. #define AT91_PMC_MOR_MOSCSEL (1 << 24)
  69. #define AT91_PMC_PLLXR_DIV(x) (x & 0xFF)
  70. #define AT91_PMC_PLLXR_PLLCOUNT(x) ((x & 0x3F) << 8)
  71. #define AT91_PMC_PLLXR_OUT(x) ((x & 0x03) << 14)
  72. #if defined(CONFIG_SAMA5D3) || defined(CONFIG_SAMA5D4)
  73. #define AT91_PMC_PLLXR_MUL(x) ((x & 0x7F) << 18)
  74. #else
  75. #define AT91_PMC_PLLXR_MUL(x) ((x & 0x7FF) << 16)
  76. #endif
  77. #define AT91_PMC_PLLAR_29 0x20000000
  78. #define AT91_PMC_PLLBR_USBDIV_1 0x00000000
  79. #define AT91_PMC_PLLBR_USBDIV_2 0x10000000
  80. #define AT91_PMC_PLLBR_USBDIV_4 0x20000000
  81. #define AT91_PMC_MCFR_MAINRDY 0x00010000
  82. #define AT91_PMC_MCFR_MAINF_MASK 0x0000FFFF
  83. #define AT91_PMC_MCKR_CSS_SLOW 0x00000000
  84. #define AT91_PMC_MCKR_CSS_MAIN 0x00000001
  85. #define AT91_PMC_MCKR_CSS_PLLA 0x00000002
  86. #define AT91_PMC_MCKR_CSS_PLLB 0x00000003
  87. #define AT91_PMC_MCKR_CSS_MASK 0x00000003
  88. #if defined(CONFIG_SAMA5D3) || defined(CONFIG_SAMA5D4) || \
  89. defined(CONFIG_AT91SAM9X5)
  90. #define AT91_PMC_MCKR_PRES_1 0x00000000
  91. #define AT91_PMC_MCKR_PRES_2 0x00000010
  92. #define AT91_PMC_MCKR_PRES_4 0x00000020
  93. #define AT91_PMC_MCKR_PRES_8 0x00000030
  94. #define AT91_PMC_MCKR_PRES_16 0x00000040
  95. #define AT91_PMC_MCKR_PRES_32 0x00000050
  96. #define AT91_PMC_MCKR_PRES_64 0x00000060
  97. #define AT91_PMC_MCKR_PRES_MASK 0x00000070
  98. #else
  99. #define AT91_PMC_MCKR_PRES_1 0x00000000
  100. #define AT91_PMC_MCKR_PRES_2 0x00000004
  101. #define AT91_PMC_MCKR_PRES_4 0x00000008
  102. #define AT91_PMC_MCKR_PRES_8 0x0000000C
  103. #define AT91_PMC_MCKR_PRES_16 0x00000010
  104. #define AT91_PMC_MCKR_PRES_32 0x00000014
  105. #define AT91_PMC_MCKR_PRES_64 0x00000018
  106. #define AT91_PMC_MCKR_PRES_MASK 0x0000001C
  107. #endif
  108. #ifdef CONFIG_AT91RM9200
  109. #define AT91_PMC_MCKR_MDIV_1 0x00000000
  110. #define AT91_PMC_MCKR_MDIV_2 0x00000100
  111. #define AT91_PMC_MCKR_MDIV_3 0x00000200
  112. #define AT91_PMC_MCKR_MDIV_4 0x00000300
  113. #define AT91_PMC_MCKR_MDIV_MASK 0x00000300
  114. #else
  115. #define AT91_PMC_MCKR_MDIV_1 0x00000000
  116. #define AT91_PMC_MCKR_MDIV_2 0x00000100
  117. #if defined(CONFIG_SAMA5D3) || defined(CONFIG_SAMA5D4) || \
  118. defined(CONFIG_AT91SAM9X5)
  119. #define AT91_PMC_MCKR_MDIV_3 0x00000300
  120. #endif
  121. #define AT91_PMC_MCKR_MDIV_4 0x00000200
  122. #define AT91_PMC_MCKR_MDIV_MASK 0x00000300
  123. #endif
  124. #define AT91_PMC_MCKR_PLLADIV_MASK 0x00003000
  125. #define AT91_PMC_MCKR_PLLADIV_1 0x00000000
  126. #define AT91_PMC_MCKR_PLLADIV_2 0x00001000
  127. #define AT91_PMC_MCKR_H32MXDIV 0x01000000
  128. #define AT91_PMC_IXR_MOSCS 0x00000001
  129. #define AT91_PMC_IXR_LOCKA 0x00000002
  130. #define AT91_PMC_IXR_LOCKB 0x00000004
  131. #define AT91_PMC_IXR_MCKRDY 0x00000008
  132. #define AT91_PMC_IXR_LOCKU 0x00000040
  133. #define AT91_PMC_IXR_PCKRDY0 0x00000100
  134. #define AT91_PMC_IXR_PCKRDY1 0x00000200
  135. #define AT91_PMC_IXR_PCKRDY2 0x00000400
  136. #define AT91_PMC_IXR_PCKRDY3 0x00000800
  137. #define AT91_PMC_IXR_MOSCSELS 0x00010000
  138. #define AT91_PMC_PCR_PID_MASK (0x3f)
  139. #define AT91_PMC_PCR_CMD_WRITE (0x1 << 12)
  140. #define AT91_PMC_PCR_EN (0x1 << 28)
  141. #define AT91_PMC_PCK (1 << 0) /* Processor Clock */
  142. #define AT91RM9200_PMC_UDP (1 << 1) /* USB Devcice Port Clock [AT91RM9200 only] */
  143. #define AT91RM9200_PMC_MCKUDP (1 << 2) /* USB Device Port Master Clock Automatic Disable on Suspend [AT91RM9200 only] */
  144. #define AT91RM9200_PMC_UHP (1 << 4) /* USB Host Port Clock [AT91RM9200 only] */
  145. #define AT91SAM926x_PMC_UHP (1 << 6) /* USB Host Port Clock [AT91SAM926x only] */
  146. #define AT91SAM926x_PMC_UDP (1 << 7) /* USB Devcice Port Clock [AT91SAM926x only] */
  147. #define AT91_PMC_PCK0 (1 << 8) /* Programmable Clock 0 */
  148. #define AT91_PMC_PCK1 (1 << 9) /* Programmable Clock 1 */
  149. #define AT91_PMC_PCK2 (1 << 10) /* Programmable Clock 2 */
  150. #define AT91_PMC_PCK3 (1 << 11) /* Programmable Clock 3 */
  151. #define AT91_PMC_HCK0 (1 << 16) /* AHB Clock (USB host) [AT91SAM9261 only] */
  152. #define AT91_PMC_HCK1 (1 << 17) /* AHB Clock (LCD) [AT91SAM9261 only] */
  153. #define AT91_PMC_UPLLEN (1 << 16) /* UTMI PLL Enable */
  154. #define AT91_PMC_UPLLCOUNT (0xf << 20) /* UTMI PLL Start-up Time */
  155. #define AT91_PMC_BIASEN (1 << 24) /* UTMI BIAS Enable */
  156. #define AT91_PMC_BIASCOUNT (0xf << 28) /* UTMI PLL Start-up Time */
  157. #define AT91_PMC_MOSCEN (1 << 0) /* Main Oscillator Enable */
  158. #define AT91_PMC_OSCBYPASS (1 << 1) /* Oscillator Bypass [SAM9x] */
  159. #define AT91_PMC_OSCOUNT (0xff << 8) /* Main Oscillator Start-up Time */
  160. #define AT91_PMC_MAINF (0xffff << 0) /* Main Clock Frequency */
  161. #define AT91_PMC_MAINRDY (1 << 16) /* Main Clock Ready */
  162. #define AT91_PMC_DIV (0xff << 0) /* Divider */
  163. #define AT91_PMC_PLLCOUNT (0x3f << 8) /* PLL Counter */
  164. #define AT91_PMC_OUT (3 << 14) /* PLL Clock Frequency Range */
  165. #define AT91_PMC_MUL (0x7ff << 16) /* PLL Multiplier */
  166. #define AT91_PMC_USBDIV (3 << 28) /* USB Divisor (PLLB only) */
  167. #define AT91_PMC_USBDIV_1 (0 << 28)
  168. #define AT91_PMC_USBDIV_2 (1 << 28)
  169. #define AT91_PMC_USBDIV_4 (2 << 28)
  170. #define AT91_PMC_USB96M (1 << 28) /* Divider by 2 Enable (PLLB only) */
  171. #define AT91_PMC_PLLA_WR_ERRATA (1 << 29) /* Bit 29 must always be set to 1 when programming the CKGR_PLLAR register */
  172. #define AT91_PMC_CSS (3 << 0) /* Master Clock Selection */
  173. #define AT91_PMC_CSS_SLOW (0 << 0)
  174. #define AT91_PMC_CSS_MAIN (1 << 0)
  175. #define AT91_PMC_CSS_PLLA (2 << 0)
  176. #define AT91_PMC_CSS_PLLB (3 << 0)
  177. #define AT91_PMC_PRES (7 << 2) /* Master Clock Prescaler */
  178. #define AT91_PMC_PRES_1 (0 << 2)
  179. #define AT91_PMC_PRES_2 (1 << 2)
  180. #define AT91_PMC_PRES_4 (2 << 2)
  181. #define AT91_PMC_PRES_8 (3 << 2)
  182. #define AT91_PMC_PRES_16 (4 << 2)
  183. #define AT91_PMC_PRES_32 (5 << 2)
  184. #define AT91_PMC_PRES_64 (6 << 2)
  185. #define AT91_PMC_MDIV (3 << 8) /* Master Clock Division */
  186. #define AT91RM9200_PMC_MDIV_1 (0 << 8) /* [AT91RM9200 only] */
  187. #define AT91RM9200_PMC_MDIV_2 (1 << 8)
  188. #define AT91RM9200_PMC_MDIV_3 (2 << 8)
  189. #define AT91RM9200_PMC_MDIV_4 (3 << 8)
  190. #define AT91SAM9_PMC_MDIV_1 (0 << 8) /* [SAM9 only] */
  191. #define AT91SAM9_PMC_MDIV_2 (1 << 8)
  192. #define AT91SAM9_PMC_MDIV_4 (2 << 8)
  193. #define AT91SAM9_PMC_MDIV_3 (3 << 8) /* [some SAM9 only] */
  194. #define AT91SAM9_PMC_MDIV_6 (3 << 8)
  195. #define AT91_PMC_PDIV (1 << 12) /* Processor Clock Division [some SAM9 only] */
  196. #define AT91_PMC_PDIV_1 (0 << 12)
  197. #define AT91_PMC_PDIV_2 (1 << 12)
  198. #define AT91_PMC_USBS_USB_PLLA (0x0) /* USB Clock Input is PLLA */
  199. #define AT91_PMC_USBS_USB_UPLL (0x1) /* USB Clock Input is UPLL */
  200. #define AT91_PMC_USBS_USB_PLLB (0x1) /* USB Clock Input is PLLB, AT91SAM9N12 only */
  201. #define AT91_PMC_USB_DIV_2 (0x1 << 8) /* USB Clock divided by 2 */
  202. #define AT91_PMC_USBDIV_8 (0x7 << 8) /* USB Clock divided by 8 */
  203. #define AT91_PMC_USBDIV_10 (0x9 << 8) /* USB Clock divided by 10 */
  204. #define AT91_PMC_MOSCS (1 << 0) /* MOSCS Flag */
  205. #define AT91_PMC_LOCKA (1 << 1) /* PLLA Lock */
  206. #define AT91_PMC_LOCKB (1 << 2) /* PLLB Lock */
  207. #define AT91_PMC_MCKRDY (1 << 3) /* Master Clock */
  208. #define AT91_PMC_LOCKU (1 << 6) /* UPLL Lock */
  209. #define AT91_PMC_PCK0RDY (1 << 8) /* Programmable Clock 0 */
  210. #define AT91_PMC_PCK1RDY (1 << 9) /* Programmable Clock 1 */
  211. #define AT91_PMC_PCK2RDY (1 << 10) /* Programmable Clock 2 */
  212. #define AT91_PMC_PCK3RDY (1 << 11) /* Programmable Clock 3 */
  213. #define AT91_PMC_PROTKEY 0x504d4301 /* Activation Code */
  214. #endif