ctrl_regs.c 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647
  1. /*
  2. * Copyright 2008-2012 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /*
  7. * Generic driver for Freescale DDR/DDR2/DDR3 memory controller.
  8. * Based on code from spd_sdram.c
  9. * Author: James Yang [at freescale.com]
  10. */
  11. #include <common.h>
  12. #include <asm/fsl_ddr_sdram.h>
  13. #include "ddr.h"
  14. #define _DDR_ADDR CONFIG_SYS_MPC8xxx_DDR_ADDR
  15. static u32 fsl_ddr_get_version(void)
  16. {
  17. ccsr_ddr_t *ddr;
  18. u32 ver_major_minor_errata;
  19. ddr = (void *)_DDR_ADDR;
  20. ver_major_minor_errata = (in_be32(&ddr->ip_rev1) & 0xFFFF) << 8;
  21. ver_major_minor_errata |= (in_be32(&ddr->ip_rev2) & 0xFF00) >> 8;
  22. return ver_major_minor_errata;
  23. }
  24. unsigned int picos_to_mclk(unsigned int picos);
  25. /*
  26. * Determine Rtt value.
  27. *
  28. * This should likely be either board or controller specific.
  29. *
  30. * Rtt(nominal) - DDR2:
  31. * 0 = Rtt disabled
  32. * 1 = 75 ohm
  33. * 2 = 150 ohm
  34. * 3 = 50 ohm
  35. * Rtt(nominal) - DDR3:
  36. * 0 = Rtt disabled
  37. * 1 = 60 ohm
  38. * 2 = 120 ohm
  39. * 3 = 40 ohm
  40. * 4 = 20 ohm
  41. * 5 = 30 ohm
  42. *
  43. * FIXME: Apparently 8641 needs a value of 2
  44. * FIXME: Old code seys if 667 MHz or higher, use 3 on 8572
  45. *
  46. * FIXME: There was some effort down this line earlier:
  47. *
  48. * unsigned int i;
  49. * for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL/2; i++) {
  50. * if (popts->dimmslot[i].num_valid_cs
  51. * && (popts->cs_local_opts[2*i].odt_rd_cfg
  52. * || popts->cs_local_opts[2*i].odt_wr_cfg)) {
  53. * rtt = 2;
  54. * break;
  55. * }
  56. * }
  57. */
  58. static inline int fsl_ddr_get_rtt(void)
  59. {
  60. int rtt;
  61. #if defined(CONFIG_FSL_DDR1)
  62. rtt = 0;
  63. #elif defined(CONFIG_FSL_DDR2)
  64. rtt = 3;
  65. #else
  66. rtt = 0;
  67. #endif
  68. return rtt;
  69. }
  70. /*
  71. * compute the CAS write latency according to DDR3 spec
  72. * CWL = 5 if tCK >= 2.5ns
  73. * 6 if 2.5ns > tCK >= 1.875ns
  74. * 7 if 1.875ns > tCK >= 1.5ns
  75. * 8 if 1.5ns > tCK >= 1.25ns
  76. * 9 if 1.25ns > tCK >= 1.07ns
  77. * 10 if 1.07ns > tCK >= 0.935ns
  78. * 11 if 0.935ns > tCK >= 0.833ns
  79. * 12 if 0.833ns > tCK >= 0.75ns
  80. */
  81. static inline unsigned int compute_cas_write_latency(void)
  82. {
  83. unsigned int cwl;
  84. const unsigned int mclk_ps = get_memory_clk_period_ps();
  85. if (mclk_ps >= 2500)
  86. cwl = 5;
  87. else if (mclk_ps >= 1875)
  88. cwl = 6;
  89. else if (mclk_ps >= 1500)
  90. cwl = 7;
  91. else if (mclk_ps >= 1250)
  92. cwl = 8;
  93. else if (mclk_ps >= 1070)
  94. cwl = 9;
  95. else if (mclk_ps >= 935)
  96. cwl = 10;
  97. else if (mclk_ps >= 833)
  98. cwl = 11;
  99. else if (mclk_ps >= 750)
  100. cwl = 12;
  101. else {
  102. cwl = 12;
  103. printf("Warning: CWL is out of range\n");
  104. }
  105. return cwl;
  106. }
  107. /* Chip Select Configuration (CSn_CONFIG) */
  108. static void set_csn_config(int dimm_number, int i, fsl_ddr_cfg_regs_t *ddr,
  109. const memctl_options_t *popts,
  110. const dimm_params_t *dimm_params)
  111. {
  112. unsigned int cs_n_en = 0; /* Chip Select enable */
  113. unsigned int intlv_en = 0; /* Memory controller interleave enable */
  114. unsigned int intlv_ctl = 0; /* Interleaving control */
  115. unsigned int ap_n_en = 0; /* Chip select n auto-precharge enable */
  116. unsigned int odt_rd_cfg = 0; /* ODT for reads configuration */
  117. unsigned int odt_wr_cfg = 0; /* ODT for writes configuration */
  118. unsigned int ba_bits_cs_n = 0; /* Num of bank bits for SDRAM on CSn */
  119. unsigned int row_bits_cs_n = 0; /* Num of row bits for SDRAM on CSn */
  120. unsigned int col_bits_cs_n = 0; /* Num of ocl bits for SDRAM on CSn */
  121. int go_config = 0;
  122. /* Compute CS_CONFIG only for existing ranks of each DIMM. */
  123. switch (i) {
  124. case 0:
  125. if (dimm_params[dimm_number].n_ranks > 0) {
  126. go_config = 1;
  127. /* These fields only available in CS0_CONFIG */
  128. if (!popts->memctl_interleaving)
  129. break;
  130. switch (popts->memctl_interleaving_mode) {
  131. case FSL_DDR_CACHE_LINE_INTERLEAVING:
  132. case FSL_DDR_PAGE_INTERLEAVING:
  133. case FSL_DDR_BANK_INTERLEAVING:
  134. case FSL_DDR_SUPERBANK_INTERLEAVING:
  135. intlv_en = popts->memctl_interleaving;
  136. intlv_ctl = popts->memctl_interleaving_mode;
  137. break;
  138. default:
  139. break;
  140. }
  141. }
  142. break;
  143. case 1:
  144. if ((dimm_number == 0 && dimm_params[0].n_ranks > 1) || \
  145. (dimm_number == 1 && dimm_params[1].n_ranks > 0))
  146. go_config = 1;
  147. break;
  148. case 2:
  149. if ((dimm_number == 0 && dimm_params[0].n_ranks > 2) || \
  150. (dimm_number >= 1 && dimm_params[dimm_number].n_ranks > 0))
  151. go_config = 1;
  152. break;
  153. case 3:
  154. if ((dimm_number == 0 && dimm_params[0].n_ranks > 3) || \
  155. (dimm_number == 1 && dimm_params[1].n_ranks > 1) || \
  156. (dimm_number == 3 && dimm_params[3].n_ranks > 0))
  157. go_config = 1;
  158. break;
  159. default:
  160. break;
  161. }
  162. if (go_config) {
  163. unsigned int n_banks_per_sdram_device;
  164. cs_n_en = 1;
  165. ap_n_en = popts->cs_local_opts[i].auto_precharge;
  166. odt_rd_cfg = popts->cs_local_opts[i].odt_rd_cfg;
  167. odt_wr_cfg = popts->cs_local_opts[i].odt_wr_cfg;
  168. n_banks_per_sdram_device
  169. = dimm_params[dimm_number].n_banks_per_sdram_device;
  170. ba_bits_cs_n = __ilog2(n_banks_per_sdram_device) - 2;
  171. row_bits_cs_n = dimm_params[dimm_number].n_row_addr - 12;
  172. col_bits_cs_n = dimm_params[dimm_number].n_col_addr - 8;
  173. }
  174. ddr->cs[i].config = (0
  175. | ((cs_n_en & 0x1) << 31)
  176. | ((intlv_en & 0x3) << 29)
  177. | ((intlv_ctl & 0xf) << 24)
  178. | ((ap_n_en & 0x1) << 23)
  179. /* XXX: some implementation only have 1 bit starting at left */
  180. | ((odt_rd_cfg & 0x7) << 20)
  181. /* XXX: Some implementation only have 1 bit starting at left */
  182. | ((odt_wr_cfg & 0x7) << 16)
  183. | ((ba_bits_cs_n & 0x3) << 14)
  184. | ((row_bits_cs_n & 0x7) << 8)
  185. | ((col_bits_cs_n & 0x7) << 0)
  186. );
  187. debug("FSLDDR: cs[%d]_config = 0x%08x\n", i,ddr->cs[i].config);
  188. }
  189. /* Chip Select Configuration 2 (CSn_CONFIG_2) */
  190. /* FIXME: 8572 */
  191. static void set_csn_config_2(int i, fsl_ddr_cfg_regs_t *ddr)
  192. {
  193. unsigned int pasr_cfg = 0; /* Partial array self refresh config */
  194. ddr->cs[i].config_2 = ((pasr_cfg & 7) << 24);
  195. debug("FSLDDR: cs[%d]_config_2 = 0x%08x\n", i, ddr->cs[i].config_2);
  196. }
  197. /* -3E = 667 CL5, -25 = CL6 800, -25E = CL5 800 */
  198. #if !defined(CONFIG_FSL_DDR1)
  199. static inline int avoid_odt_overlap(const dimm_params_t *dimm_params)
  200. {
  201. #if CONFIG_DIMM_SLOTS_PER_CTLR == 1
  202. if (dimm_params[0].n_ranks == 4)
  203. return 1;
  204. #endif
  205. #if CONFIG_DIMM_SLOTS_PER_CTLR == 2
  206. if ((dimm_params[0].n_ranks == 2) &&
  207. (dimm_params[1].n_ranks == 2))
  208. return 1;
  209. #ifdef CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
  210. if (dimm_params[0].n_ranks == 4)
  211. return 1;
  212. #endif
  213. #endif
  214. return 0;
  215. }
  216. /*
  217. * DDR SDRAM Timing Configuration 0 (TIMING_CFG_0)
  218. *
  219. * Avoid writing for DDR I. The new PQ38 DDR controller
  220. * dreams up non-zero default values to be backwards compatible.
  221. */
  222. static void set_timing_cfg_0(fsl_ddr_cfg_regs_t *ddr,
  223. const memctl_options_t *popts,
  224. const dimm_params_t *dimm_params)
  225. {
  226. unsigned char trwt_mclk = 0; /* Read-to-write turnaround */
  227. unsigned char twrt_mclk = 0; /* Write-to-read turnaround */
  228. /* 7.5 ns on -3E; 0 means WL - CL + BL/2 + 1 */
  229. unsigned char trrt_mclk = 0; /* Read-to-read turnaround */
  230. unsigned char twwt_mclk = 0; /* Write-to-write turnaround */
  231. /* Active powerdown exit timing (tXARD and tXARDS). */
  232. unsigned char act_pd_exit_mclk;
  233. /* Precharge powerdown exit timing (tXP). */
  234. unsigned char pre_pd_exit_mclk;
  235. /* ODT powerdown exit timing (tAXPD). */
  236. unsigned char taxpd_mclk;
  237. /* Mode register set cycle time (tMRD). */
  238. unsigned char tmrd_mclk;
  239. #ifdef CONFIG_FSL_DDR3
  240. /*
  241. * (tXARD and tXARDS). Empirical?
  242. * The DDR3 spec has not tXARD,
  243. * we use the tXP instead of it.
  244. * tXP=max(3nCK, 7.5ns) for DDR3.
  245. * spec has not the tAXPD, we use
  246. * tAXPD=1, need design to confirm.
  247. */
  248. int tXP = max((get_memory_clk_period_ps() * 3), 7500); /* unit=ps */
  249. unsigned int data_rate = get_ddr_freq(0);
  250. tmrd_mclk = 4;
  251. /* set the turnaround time */
  252. /*
  253. * for single quad-rank DIMM and two dual-rank DIMMs
  254. * to avoid ODT overlap
  255. */
  256. if (avoid_odt_overlap(dimm_params)) {
  257. twwt_mclk = 2;
  258. trrt_mclk = 1;
  259. }
  260. /* for faster clock, need more time for data setup */
  261. trwt_mclk = (data_rate/1000000 > 1800) ? 2 : 1;
  262. if ((data_rate/1000000 > 1150) || (popts->memctl_interleaving))
  263. twrt_mclk = 1;
  264. if (popts->dynamic_power == 0) { /* powerdown is not used */
  265. act_pd_exit_mclk = 1;
  266. pre_pd_exit_mclk = 1;
  267. taxpd_mclk = 1;
  268. } else {
  269. /* act_pd_exit_mclk = tXARD, see above */
  270. act_pd_exit_mclk = picos_to_mclk(tXP);
  271. /* Mode register MR0[A12] is '1' - fast exit */
  272. pre_pd_exit_mclk = act_pd_exit_mclk;
  273. taxpd_mclk = 1;
  274. }
  275. #else /* CONFIG_FSL_DDR2 */
  276. /*
  277. * (tXARD and tXARDS). Empirical?
  278. * tXARD = 2 for DDR2
  279. * tXP=2
  280. * tAXPD=8
  281. */
  282. act_pd_exit_mclk = 2;
  283. pre_pd_exit_mclk = 2;
  284. taxpd_mclk = 8;
  285. tmrd_mclk = 2;
  286. #endif
  287. if (popts->trwt_override)
  288. trwt_mclk = popts->trwt;
  289. ddr->timing_cfg_0 = (0
  290. | ((trwt_mclk & 0x3) << 30) /* RWT */
  291. | ((twrt_mclk & 0x3) << 28) /* WRT */
  292. | ((trrt_mclk & 0x3) << 26) /* RRT */
  293. | ((twwt_mclk & 0x3) << 24) /* WWT */
  294. | ((act_pd_exit_mclk & 0x7) << 20) /* ACT_PD_EXIT */
  295. | ((pre_pd_exit_mclk & 0xF) << 16) /* PRE_PD_EXIT */
  296. | ((taxpd_mclk & 0xf) << 8) /* ODT_PD_EXIT */
  297. | ((tmrd_mclk & 0xf) << 0) /* MRS_CYC */
  298. );
  299. debug("FSLDDR: timing_cfg_0 = 0x%08x\n", ddr->timing_cfg_0);
  300. }
  301. #endif /* defined(CONFIG_FSL_DDR2) */
  302. /* DDR SDRAM Timing Configuration 3 (TIMING_CFG_3) */
  303. static void set_timing_cfg_3(fsl_ddr_cfg_regs_t *ddr,
  304. const memctl_options_t *popts,
  305. const common_timing_params_t *common_dimm,
  306. unsigned int cas_latency)
  307. {
  308. /* Extended precharge to activate interval (tRP) */
  309. unsigned int ext_pretoact = 0;
  310. /* Extended Activate to precharge interval (tRAS) */
  311. unsigned int ext_acttopre = 0;
  312. /* Extended activate to read/write interval (tRCD) */
  313. unsigned int ext_acttorw = 0;
  314. /* Extended refresh recovery time (tRFC) */
  315. unsigned int ext_refrec;
  316. /* Extended MCAS latency from READ cmd */
  317. unsigned int ext_caslat = 0;
  318. /* Extended last data to precharge interval (tWR) */
  319. unsigned int ext_wrrec = 0;
  320. /* Control Adjust */
  321. unsigned int cntl_adj = 0;
  322. ext_pretoact = picos_to_mclk(common_dimm->tRP_ps) >> 4;
  323. ext_acttopre = picos_to_mclk(common_dimm->tRAS_ps) >> 4;
  324. ext_acttorw = picos_to_mclk(common_dimm->tRCD_ps) >> 4;
  325. ext_caslat = (2 * cas_latency - 1) >> 4;
  326. ext_refrec = (picos_to_mclk(common_dimm->tRFC_ps) - 8) >> 4;
  327. /* ext_wrrec only deals with 16 clock and above, or 14 with OTF */
  328. ext_wrrec = (picos_to_mclk(common_dimm->tWR_ps) +
  329. (popts->OTF_burst_chop_en ? 2 : 0)) >> 4;
  330. ddr->timing_cfg_3 = (0
  331. | ((ext_pretoact & 0x1) << 28)
  332. | ((ext_acttopre & 0x2) << 24)
  333. | ((ext_acttorw & 0x1) << 22)
  334. | ((ext_refrec & 0x1F) << 16)
  335. | ((ext_caslat & 0x3) << 12)
  336. | ((ext_wrrec & 0x1) << 8)
  337. | ((cntl_adj & 0x7) << 0)
  338. );
  339. debug("FSLDDR: timing_cfg_3 = 0x%08x\n", ddr->timing_cfg_3);
  340. }
  341. /* DDR SDRAM Timing Configuration 1 (TIMING_CFG_1) */
  342. static void set_timing_cfg_1(fsl_ddr_cfg_regs_t *ddr,
  343. const memctl_options_t *popts,
  344. const common_timing_params_t *common_dimm,
  345. unsigned int cas_latency)
  346. {
  347. /* Precharge-to-activate interval (tRP) */
  348. unsigned char pretoact_mclk;
  349. /* Activate to precharge interval (tRAS) */
  350. unsigned char acttopre_mclk;
  351. /* Activate to read/write interval (tRCD) */
  352. unsigned char acttorw_mclk;
  353. /* CASLAT */
  354. unsigned char caslat_ctrl;
  355. /* Refresh recovery time (tRFC) ; trfc_low */
  356. unsigned char refrec_ctrl;
  357. /* Last data to precharge minimum interval (tWR) */
  358. unsigned char wrrec_mclk;
  359. /* Activate-to-activate interval (tRRD) */
  360. unsigned char acttoact_mclk;
  361. /* Last write data pair to read command issue interval (tWTR) */
  362. unsigned char wrtord_mclk;
  363. /* DDR_SDRAM_MODE doesn't support 9,11,13,15 */
  364. static const u8 wrrec_table[] = {
  365. 1, 2, 3, 4, 5, 6, 7, 8, 10, 10, 12, 12, 14, 14, 0, 0};
  366. pretoact_mclk = picos_to_mclk(common_dimm->tRP_ps);
  367. acttopre_mclk = picos_to_mclk(common_dimm->tRAS_ps);
  368. acttorw_mclk = picos_to_mclk(common_dimm->tRCD_ps);
  369. /*
  370. * Translate CAS Latency to a DDR controller field value:
  371. *
  372. * CAS Lat DDR I DDR II Ctrl
  373. * Clocks SPD Bit SPD Bit Value
  374. * ------- ------- ------- -----
  375. * 1.0 0 0001
  376. * 1.5 1 0010
  377. * 2.0 2 2 0011
  378. * 2.5 3 0100
  379. * 3.0 4 3 0101
  380. * 3.5 5 0110
  381. * 4.0 4 0111
  382. * 4.5 1000
  383. * 5.0 5 1001
  384. */
  385. #if defined(CONFIG_FSL_DDR1)
  386. caslat_ctrl = (cas_latency + 1) & 0x07;
  387. #elif defined(CONFIG_FSL_DDR2)
  388. caslat_ctrl = 2 * cas_latency - 1;
  389. #else
  390. /*
  391. * if the CAS latency more than 8 cycle,
  392. * we need set extend bit for it at
  393. * TIMING_CFG_3[EXT_CASLAT]
  394. */
  395. caslat_ctrl = 2 * cas_latency - 1;
  396. #endif
  397. refrec_ctrl = picos_to_mclk(common_dimm->tRFC_ps) - 8;
  398. wrrec_mclk = picos_to_mclk(common_dimm->tWR_ps);
  399. if (wrrec_mclk > 16)
  400. printf("Error: WRREC doesn't support more than 16 clocks\n");
  401. else
  402. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  403. if (popts->OTF_burst_chop_en)
  404. wrrec_mclk += 2;
  405. acttoact_mclk = picos_to_mclk(common_dimm->tRRD_ps);
  406. /*
  407. * JEDEC has min requirement for tRRD
  408. */
  409. #if defined(CONFIG_FSL_DDR3)
  410. if (acttoact_mclk < 4)
  411. acttoact_mclk = 4;
  412. #endif
  413. wrtord_mclk = picos_to_mclk(common_dimm->tWTR_ps);
  414. /*
  415. * JEDEC has some min requirements for tWTR
  416. */
  417. #if defined(CONFIG_FSL_DDR2)
  418. if (wrtord_mclk < 2)
  419. wrtord_mclk = 2;
  420. #elif defined(CONFIG_FSL_DDR3)
  421. if (wrtord_mclk < 4)
  422. wrtord_mclk = 4;
  423. #endif
  424. if (popts->OTF_burst_chop_en)
  425. wrtord_mclk += 2;
  426. ddr->timing_cfg_1 = (0
  427. | ((pretoact_mclk & 0x0F) << 28)
  428. | ((acttopre_mclk & 0x0F) << 24)
  429. | ((acttorw_mclk & 0xF) << 20)
  430. | ((caslat_ctrl & 0xF) << 16)
  431. | ((refrec_ctrl & 0xF) << 12)
  432. | ((wrrec_mclk & 0x0F) << 8)
  433. | ((acttoact_mclk & 0x0F) << 4)
  434. | ((wrtord_mclk & 0x0F) << 0)
  435. );
  436. debug("FSLDDR: timing_cfg_1 = 0x%08x\n", ddr->timing_cfg_1);
  437. }
  438. /* DDR SDRAM Timing Configuration 2 (TIMING_CFG_2) */
  439. static void set_timing_cfg_2(fsl_ddr_cfg_regs_t *ddr,
  440. const memctl_options_t *popts,
  441. const common_timing_params_t *common_dimm,
  442. unsigned int cas_latency,
  443. unsigned int additive_latency)
  444. {
  445. /* Additive latency */
  446. unsigned char add_lat_mclk;
  447. /* CAS-to-preamble override */
  448. unsigned short cpo;
  449. /* Write latency */
  450. unsigned char wr_lat;
  451. /* Read to precharge (tRTP) */
  452. unsigned char rd_to_pre;
  453. /* Write command to write data strobe timing adjustment */
  454. unsigned char wr_data_delay;
  455. /* Minimum CKE pulse width (tCKE) */
  456. unsigned char cke_pls;
  457. /* Window for four activates (tFAW) */
  458. unsigned short four_act;
  459. /* FIXME add check that this must be less than acttorw_mclk */
  460. add_lat_mclk = additive_latency;
  461. cpo = popts->cpo_override;
  462. #if defined(CONFIG_FSL_DDR1)
  463. /*
  464. * This is a lie. It should really be 1, but if it is
  465. * set to 1, bits overlap into the old controller's
  466. * otherwise unused ACSM field. If we leave it 0, then
  467. * the HW will magically treat it as 1 for DDR 1. Oh Yea.
  468. */
  469. wr_lat = 0;
  470. #elif defined(CONFIG_FSL_DDR2)
  471. wr_lat = cas_latency - 1;
  472. #else
  473. wr_lat = compute_cas_write_latency();
  474. #endif
  475. rd_to_pre = picos_to_mclk(common_dimm->tRTP_ps);
  476. /*
  477. * JEDEC has some min requirements for tRTP
  478. */
  479. #if defined(CONFIG_FSL_DDR2)
  480. if (rd_to_pre < 2)
  481. rd_to_pre = 2;
  482. #elif defined(CONFIG_FSL_DDR3)
  483. if (rd_to_pre < 4)
  484. rd_to_pre = 4;
  485. #endif
  486. if (additive_latency)
  487. rd_to_pre += additive_latency;
  488. if (popts->OTF_burst_chop_en)
  489. rd_to_pre += 2; /* according to UM */
  490. wr_data_delay = popts->write_data_delay;
  491. cke_pls = picos_to_mclk(popts->tCKE_clock_pulse_width_ps);
  492. four_act = picos_to_mclk(popts->tFAW_window_four_activates_ps);
  493. ddr->timing_cfg_2 = (0
  494. | ((add_lat_mclk & 0xf) << 28)
  495. | ((cpo & 0x1f) << 23)
  496. | ((wr_lat & 0xf) << 19)
  497. | ((rd_to_pre & RD_TO_PRE_MASK) << RD_TO_PRE_SHIFT)
  498. | ((wr_data_delay & WR_DATA_DELAY_MASK) << WR_DATA_DELAY_SHIFT)
  499. | ((cke_pls & 0x7) << 6)
  500. | ((four_act & 0x3f) << 0)
  501. );
  502. debug("FSLDDR: timing_cfg_2 = 0x%08x\n", ddr->timing_cfg_2);
  503. }
  504. /* DDR SDRAM Register Control Word */
  505. static void set_ddr_sdram_rcw(fsl_ddr_cfg_regs_t *ddr,
  506. const memctl_options_t *popts,
  507. const common_timing_params_t *common_dimm)
  508. {
  509. if (common_dimm->all_DIMMs_registered
  510. && !common_dimm->all_DIMMs_unbuffered) {
  511. if (popts->rcw_override) {
  512. ddr->ddr_sdram_rcw_1 = popts->rcw_1;
  513. ddr->ddr_sdram_rcw_2 = popts->rcw_2;
  514. } else {
  515. ddr->ddr_sdram_rcw_1 =
  516. common_dimm->rcw[0] << 28 | \
  517. common_dimm->rcw[1] << 24 | \
  518. common_dimm->rcw[2] << 20 | \
  519. common_dimm->rcw[3] << 16 | \
  520. common_dimm->rcw[4] << 12 | \
  521. common_dimm->rcw[5] << 8 | \
  522. common_dimm->rcw[6] << 4 | \
  523. common_dimm->rcw[7];
  524. ddr->ddr_sdram_rcw_2 =
  525. common_dimm->rcw[8] << 28 | \
  526. common_dimm->rcw[9] << 24 | \
  527. common_dimm->rcw[10] << 20 | \
  528. common_dimm->rcw[11] << 16 | \
  529. common_dimm->rcw[12] << 12 | \
  530. common_dimm->rcw[13] << 8 | \
  531. common_dimm->rcw[14] << 4 | \
  532. common_dimm->rcw[15];
  533. }
  534. debug("FSLDDR: ddr_sdram_rcw_1 = 0x%08x\n", ddr->ddr_sdram_rcw_1);
  535. debug("FSLDDR: ddr_sdram_rcw_2 = 0x%08x\n", ddr->ddr_sdram_rcw_2);
  536. }
  537. }
  538. /* DDR SDRAM control configuration (DDR_SDRAM_CFG) */
  539. static void set_ddr_sdram_cfg(fsl_ddr_cfg_regs_t *ddr,
  540. const memctl_options_t *popts,
  541. const common_timing_params_t *common_dimm)
  542. {
  543. unsigned int mem_en; /* DDR SDRAM interface logic enable */
  544. unsigned int sren; /* Self refresh enable (during sleep) */
  545. unsigned int ecc_en; /* ECC enable. */
  546. unsigned int rd_en; /* Registered DIMM enable */
  547. unsigned int sdram_type; /* Type of SDRAM */
  548. unsigned int dyn_pwr; /* Dynamic power management mode */
  549. unsigned int dbw; /* DRAM dta bus width */
  550. unsigned int eight_be = 0; /* 8-beat burst enable, DDR2 is zero */
  551. unsigned int ncap = 0; /* Non-concurrent auto-precharge */
  552. unsigned int threeT_en; /* Enable 3T timing */
  553. unsigned int twoT_en; /* Enable 2T timing */
  554. unsigned int ba_intlv_ctl; /* Bank (CS) interleaving control */
  555. unsigned int x32_en = 0; /* x32 enable */
  556. unsigned int pchb8 = 0; /* precharge bit 8 enable */
  557. unsigned int hse; /* Global half strength override */
  558. unsigned int mem_halt = 0; /* memory controller halt */
  559. unsigned int bi = 0; /* Bypass initialization */
  560. mem_en = 1;
  561. sren = popts->self_refresh_in_sleep;
  562. if (common_dimm->all_DIMMs_ECC_capable) {
  563. /* Allow setting of ECC only if all DIMMs are ECC. */
  564. ecc_en = popts->ECC_mode;
  565. } else {
  566. ecc_en = 0;
  567. }
  568. if (common_dimm->all_DIMMs_registered
  569. && !common_dimm->all_DIMMs_unbuffered) {
  570. rd_en = 1;
  571. twoT_en = 0;
  572. } else {
  573. rd_en = 0;
  574. twoT_en = popts->twoT_en;
  575. }
  576. sdram_type = CONFIG_FSL_SDRAM_TYPE;
  577. dyn_pwr = popts->dynamic_power;
  578. dbw = popts->data_bus_width;
  579. /* 8-beat burst enable DDR-III case
  580. * we must clear it when use the on-the-fly mode,
  581. * must set it when use the 32-bits bus mode.
  582. */
  583. if (sdram_type == SDRAM_TYPE_DDR3) {
  584. if (popts->burst_length == DDR_BL8)
  585. eight_be = 1;
  586. if (popts->burst_length == DDR_OTF)
  587. eight_be = 0;
  588. if (dbw == 0x1)
  589. eight_be = 1;
  590. }
  591. threeT_en = popts->threeT_en;
  592. ba_intlv_ctl = popts->ba_intlv_ctl;
  593. hse = popts->half_strength_driver_enable;
  594. ddr->ddr_sdram_cfg = (0
  595. | ((mem_en & 0x1) << 31)
  596. | ((sren & 0x1) << 30)
  597. | ((ecc_en & 0x1) << 29)
  598. | ((rd_en & 0x1) << 28)
  599. | ((sdram_type & 0x7) << 24)
  600. | ((dyn_pwr & 0x1) << 21)
  601. | ((dbw & 0x3) << 19)
  602. | ((eight_be & 0x1) << 18)
  603. | ((ncap & 0x1) << 17)
  604. | ((threeT_en & 0x1) << 16)
  605. | ((twoT_en & 0x1) << 15)
  606. | ((ba_intlv_ctl & 0x7F) << 8)
  607. | ((x32_en & 0x1) << 5)
  608. | ((pchb8 & 0x1) << 4)
  609. | ((hse & 0x1) << 3)
  610. | ((mem_halt & 0x1) << 1)
  611. | ((bi & 0x1) << 0)
  612. );
  613. debug("FSLDDR: ddr_sdram_cfg = 0x%08x\n", ddr->ddr_sdram_cfg);
  614. }
  615. /* DDR SDRAM control configuration 2 (DDR_SDRAM_CFG_2) */
  616. static void set_ddr_sdram_cfg_2(fsl_ddr_cfg_regs_t *ddr,
  617. const memctl_options_t *popts,
  618. const unsigned int unq_mrs_en)
  619. {
  620. unsigned int frc_sr = 0; /* Force self refresh */
  621. unsigned int sr_ie = 0; /* Self-refresh interrupt enable */
  622. unsigned int dll_rst_dis; /* DLL reset disable */
  623. unsigned int dqs_cfg; /* DQS configuration */
  624. unsigned int odt_cfg = 0; /* ODT configuration */
  625. unsigned int num_pr; /* Number of posted refreshes */
  626. unsigned int slow = 0; /* DDR will be run less than 1250 */
  627. unsigned int obc_cfg; /* On-The-Fly Burst Chop Cfg */
  628. unsigned int ap_en; /* Address Parity Enable */
  629. unsigned int d_init; /* DRAM data initialization */
  630. unsigned int rcw_en = 0; /* Register Control Word Enable */
  631. unsigned int md_en = 0; /* Mirrored DIMM Enable */
  632. unsigned int qd_en = 0; /* quad-rank DIMM Enable */
  633. int i;
  634. dll_rst_dis = 1; /* Make this configurable */
  635. dqs_cfg = popts->DQS_config;
  636. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  637. if (popts->cs_local_opts[i].odt_rd_cfg
  638. || popts->cs_local_opts[i].odt_wr_cfg) {
  639. odt_cfg = SDRAM_CFG2_ODT_ONLY_READ;
  640. break;
  641. }
  642. }
  643. num_pr = 1; /* Make this configurable */
  644. /*
  645. * 8572 manual says
  646. * {TIMING_CFG_1[PRETOACT]
  647. * + [DDR_SDRAM_CFG_2[NUM_PR]
  648. * * ({EXT_REFREC || REFREC} + 8 + 2)]}
  649. * << DDR_SDRAM_INTERVAL[REFINT]
  650. */
  651. #if defined(CONFIG_FSL_DDR3)
  652. obc_cfg = popts->OTF_burst_chop_en;
  653. #else
  654. obc_cfg = 0;
  655. #endif
  656. #if (CONFIG_SYS_FSL_DDR_VER >= FSL_DDR_VER_4_7)
  657. slow = get_ddr_freq(0) < 1249000000;
  658. #endif
  659. if (popts->registered_dimm_en) {
  660. rcw_en = 1;
  661. ap_en = popts->ap_en;
  662. } else {
  663. ap_en = 0;
  664. }
  665. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  666. /* Use the DDR controller to auto initialize memory. */
  667. d_init = popts->ECC_init_using_memctl;
  668. ddr->ddr_data_init = CONFIG_MEM_INIT_VALUE;
  669. debug("DDR: ddr_data_init = 0x%08x\n", ddr->ddr_data_init);
  670. #else
  671. /* Memory will be initialized via DMA, or not at all. */
  672. d_init = 0;
  673. #endif
  674. #if defined(CONFIG_FSL_DDR3)
  675. md_en = popts->mirrored_dimm;
  676. #endif
  677. qd_en = popts->quad_rank_present ? 1 : 0;
  678. ddr->ddr_sdram_cfg_2 = (0
  679. | ((frc_sr & 0x1) << 31)
  680. | ((sr_ie & 0x1) << 30)
  681. | ((dll_rst_dis & 0x1) << 29)
  682. | ((dqs_cfg & 0x3) << 26)
  683. | ((odt_cfg & 0x3) << 21)
  684. | ((num_pr & 0xf) << 12)
  685. | ((slow & 1) << 11)
  686. | (qd_en << 9)
  687. | (unq_mrs_en << 8)
  688. | ((obc_cfg & 0x1) << 6)
  689. | ((ap_en & 0x1) << 5)
  690. | ((d_init & 0x1) << 4)
  691. | ((rcw_en & 0x1) << 2)
  692. | ((md_en & 0x1) << 0)
  693. );
  694. debug("FSLDDR: ddr_sdram_cfg_2 = 0x%08x\n", ddr->ddr_sdram_cfg_2);
  695. }
  696. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  697. static void set_ddr_sdram_mode_2(fsl_ddr_cfg_regs_t *ddr,
  698. const memctl_options_t *popts,
  699. const unsigned int unq_mrs_en)
  700. {
  701. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  702. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  703. #if defined(CONFIG_FSL_DDR3)
  704. int i;
  705. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  706. unsigned int srt = 0; /* self-refresh temerature, normal range */
  707. unsigned int asr = 0; /* auto self-refresh disable */
  708. unsigned int cwl = compute_cas_write_latency() - 5;
  709. unsigned int pasr = 0; /* partial array self refresh disable */
  710. if (popts->rtt_override)
  711. rtt_wr = popts->rtt_wr_override_value;
  712. else
  713. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  714. esdmode2 = (0
  715. | ((rtt_wr & 0x3) << 9)
  716. | ((srt & 0x1) << 7)
  717. | ((asr & 0x1) << 6)
  718. | ((cwl & 0x7) << 3)
  719. | ((pasr & 0x7) << 0));
  720. #endif
  721. ddr->ddr_sdram_mode_2 = (0
  722. | ((esdmode2 & 0xFFFF) << 16)
  723. | ((esdmode3 & 0xFFFF) << 0)
  724. );
  725. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  726. #ifdef CONFIG_FSL_DDR3
  727. if (unq_mrs_en) { /* unique mode registers are supported */
  728. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  729. if (popts->rtt_override)
  730. rtt_wr = popts->rtt_wr_override_value;
  731. else
  732. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  733. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  734. esdmode2 |= (rtt_wr & 0x3) << 9;
  735. switch (i) {
  736. case 1:
  737. ddr->ddr_sdram_mode_4 = (0
  738. | ((esdmode2 & 0xFFFF) << 16)
  739. | ((esdmode3 & 0xFFFF) << 0)
  740. );
  741. break;
  742. case 2:
  743. ddr->ddr_sdram_mode_6 = (0
  744. | ((esdmode2 & 0xFFFF) << 16)
  745. | ((esdmode3 & 0xFFFF) << 0)
  746. );
  747. break;
  748. case 3:
  749. ddr->ddr_sdram_mode_8 = (0
  750. | ((esdmode2 & 0xFFFF) << 16)
  751. | ((esdmode3 & 0xFFFF) << 0)
  752. );
  753. break;
  754. }
  755. }
  756. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  757. ddr->ddr_sdram_mode_4);
  758. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  759. ddr->ddr_sdram_mode_6);
  760. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  761. ddr->ddr_sdram_mode_8);
  762. }
  763. #endif
  764. }
  765. /* DDR SDRAM Interval Configuration (DDR_SDRAM_INTERVAL) */
  766. static void set_ddr_sdram_interval(fsl_ddr_cfg_regs_t *ddr,
  767. const memctl_options_t *popts,
  768. const common_timing_params_t *common_dimm)
  769. {
  770. unsigned int refint; /* Refresh interval */
  771. unsigned int bstopre; /* Precharge interval */
  772. refint = picos_to_mclk(common_dimm->refresh_rate_ps);
  773. bstopre = popts->bstopre;
  774. /* refint field used 0x3FFF in earlier controllers */
  775. ddr->ddr_sdram_interval = (0
  776. | ((refint & 0xFFFF) << 16)
  777. | ((bstopre & 0x3FFF) << 0)
  778. );
  779. debug("FSLDDR: ddr_sdram_interval = 0x%08x\n", ddr->ddr_sdram_interval);
  780. }
  781. #if defined(CONFIG_FSL_DDR3)
  782. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  783. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  784. const memctl_options_t *popts,
  785. const common_timing_params_t *common_dimm,
  786. unsigned int cas_latency,
  787. unsigned int additive_latency,
  788. const unsigned int unq_mrs_en)
  789. {
  790. unsigned short esdmode; /* Extended SDRAM mode */
  791. unsigned short sdmode; /* SDRAM mode */
  792. /* Mode Register - MR1 */
  793. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  794. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  795. unsigned int rtt;
  796. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  797. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  798. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  799. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  800. 1=Disable (Test/Debug) */
  801. /* Mode Register - MR0 */
  802. unsigned int dll_on; /* DLL control for precharge PD, 0=off, 1=on */
  803. unsigned int wr = 0; /* Write Recovery */
  804. unsigned int dll_rst; /* DLL Reset */
  805. unsigned int mode; /* Normal=0 or Test=1 */
  806. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  807. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  808. unsigned int bt;
  809. unsigned int bl; /* BL: Burst Length */
  810. unsigned int wr_mclk;
  811. /*
  812. * DDR_SDRAM_MODE doesn't support 9,11,13,15
  813. * Please refer JEDEC Standard No. 79-3E for Mode Register MR0
  814. * for this table
  815. */
  816. static const u8 wr_table[] = {1, 2, 3, 4, 5, 5, 6, 6, 7, 7, 0, 0};
  817. const unsigned int mclk_ps = get_memory_clk_period_ps();
  818. int i;
  819. if (popts->rtt_override)
  820. rtt = popts->rtt_override_value;
  821. else
  822. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  823. if (additive_latency == (cas_latency - 1))
  824. al = 1;
  825. if (additive_latency == (cas_latency - 2))
  826. al = 2;
  827. if (popts->quad_rank_present)
  828. dic = 1; /* output driver impedance 240/7 ohm */
  829. /*
  830. * The esdmode value will also be used for writing
  831. * MR1 during write leveling for DDR3, although the
  832. * bits specifically related to the write leveling
  833. * scheme will be handled automatically by the DDR
  834. * controller. so we set the wrlvl_en = 0 here.
  835. */
  836. esdmode = (0
  837. | ((qoff & 0x1) << 12)
  838. | ((tdqs_en & 0x1) << 11)
  839. | ((rtt & 0x4) << 7) /* rtt field is split */
  840. | ((wrlvl_en & 0x1) << 7)
  841. | ((rtt & 0x2) << 5) /* rtt field is split */
  842. | ((dic & 0x2) << 4) /* DIC field is split */
  843. | ((al & 0x3) << 3)
  844. | ((rtt & 0x1) << 2) /* rtt field is split */
  845. | ((dic & 0x1) << 1) /* DIC field is split */
  846. | ((dll_en & 0x1) << 0)
  847. );
  848. /*
  849. * DLL control for precharge PD
  850. * 0=slow exit DLL off (tXPDLL)
  851. * 1=fast exit DLL on (tXP)
  852. */
  853. dll_on = 1;
  854. wr_mclk = (common_dimm->tWR_ps + mclk_ps - 1) / mclk_ps;
  855. if (wr_mclk <= 16) {
  856. wr = wr_table[wr_mclk - 5];
  857. } else {
  858. printf("Error: unsupported write recovery for mode register "
  859. "wr_mclk = %d\n", wr_mclk);
  860. }
  861. dll_rst = 0; /* dll no reset */
  862. mode = 0; /* normal mode */
  863. /* look up table to get the cas latency bits */
  864. if (cas_latency >= 5 && cas_latency <= 16) {
  865. unsigned char cas_latency_table[] = {
  866. 0x2, /* 5 clocks */
  867. 0x4, /* 6 clocks */
  868. 0x6, /* 7 clocks */
  869. 0x8, /* 8 clocks */
  870. 0xa, /* 9 clocks */
  871. 0xc, /* 10 clocks */
  872. 0xe, /* 11 clocks */
  873. 0x1, /* 12 clocks */
  874. 0x3, /* 13 clocks */
  875. 0x5, /* 14 clocks */
  876. 0x7, /* 15 clocks */
  877. 0x9, /* 16 clocks */
  878. };
  879. caslat = cas_latency_table[cas_latency - 5];
  880. } else {
  881. printf("Error: unsupported cas latency for mode register\n");
  882. }
  883. bt = 0; /* Nibble sequential */
  884. switch (popts->burst_length) {
  885. case DDR_BL8:
  886. bl = 0;
  887. break;
  888. case DDR_OTF:
  889. bl = 1;
  890. break;
  891. case DDR_BC4:
  892. bl = 2;
  893. break;
  894. default:
  895. printf("Error: invalid burst length of %u specified. "
  896. " Defaulting to on-the-fly BC4 or BL8 beats.\n",
  897. popts->burst_length);
  898. bl = 1;
  899. break;
  900. }
  901. sdmode = (0
  902. | ((dll_on & 0x1) << 12)
  903. | ((wr & 0x7) << 9)
  904. | ((dll_rst & 0x1) << 8)
  905. | ((mode & 0x1) << 7)
  906. | (((caslat >> 1) & 0x7) << 4)
  907. | ((bt & 0x1) << 3)
  908. | ((caslat & 1) << 2)
  909. | ((bl & 0x3) << 0)
  910. );
  911. ddr->ddr_sdram_mode = (0
  912. | ((esdmode & 0xFFFF) << 16)
  913. | ((sdmode & 0xFFFF) << 0)
  914. );
  915. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  916. if (unq_mrs_en) { /* unique mode registers are supported */
  917. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  918. if (popts->rtt_override)
  919. rtt = popts->rtt_override_value;
  920. else
  921. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  922. esdmode &= 0xFDBB; /* clear bit 9,6,2 */
  923. esdmode |= (0
  924. | ((rtt & 0x4) << 7) /* rtt field is split */
  925. | ((rtt & 0x2) << 5) /* rtt field is split */
  926. | ((rtt & 0x1) << 2) /* rtt field is split */
  927. );
  928. switch (i) {
  929. case 1:
  930. ddr->ddr_sdram_mode_3 = (0
  931. | ((esdmode & 0xFFFF) << 16)
  932. | ((sdmode & 0xFFFF) << 0)
  933. );
  934. break;
  935. case 2:
  936. ddr->ddr_sdram_mode_5 = (0
  937. | ((esdmode & 0xFFFF) << 16)
  938. | ((sdmode & 0xFFFF) << 0)
  939. );
  940. break;
  941. case 3:
  942. ddr->ddr_sdram_mode_7 = (0
  943. | ((esdmode & 0xFFFF) << 16)
  944. | ((sdmode & 0xFFFF) << 0)
  945. );
  946. break;
  947. }
  948. }
  949. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  950. ddr->ddr_sdram_mode_3);
  951. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  952. ddr->ddr_sdram_mode_5);
  953. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  954. ddr->ddr_sdram_mode_5);
  955. }
  956. }
  957. #else /* !CONFIG_FSL_DDR3 */
  958. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  959. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  960. const memctl_options_t *popts,
  961. const common_timing_params_t *common_dimm,
  962. unsigned int cas_latency,
  963. unsigned int additive_latency,
  964. const unsigned int unq_mrs_en)
  965. {
  966. unsigned short esdmode; /* Extended SDRAM mode */
  967. unsigned short sdmode; /* SDRAM mode */
  968. /*
  969. * FIXME: This ought to be pre-calculated in a
  970. * technology-specific routine,
  971. * e.g. compute_DDR2_mode_register(), and then the
  972. * sdmode and esdmode passed in as part of common_dimm.
  973. */
  974. /* Extended Mode Register */
  975. unsigned int mrs = 0; /* Mode Register Set */
  976. unsigned int outputs = 0; /* 0=Enabled, 1=Disabled */
  977. unsigned int rdqs_en = 0; /* RDQS Enable: 0=no, 1=yes */
  978. unsigned int dqs_en = 0; /* DQS# Enable: 0=enable, 1=disable */
  979. unsigned int ocd = 0; /* 0x0=OCD not supported,
  980. 0x7=OCD default state */
  981. unsigned int rtt;
  982. unsigned int al; /* Posted CAS# additive latency (AL) */
  983. unsigned int ods = 0; /* Output Drive Strength:
  984. 0 = Full strength (18ohm)
  985. 1 = Reduced strength (4ohm) */
  986. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  987. 1=Disable (Test/Debug) */
  988. /* Mode Register (MR) */
  989. unsigned int mr; /* Mode Register Definition */
  990. unsigned int pd; /* Power-Down Mode */
  991. unsigned int wr; /* Write Recovery */
  992. unsigned int dll_res; /* DLL Reset */
  993. unsigned int mode; /* Normal=0 or Test=1 */
  994. unsigned int caslat = 0;/* CAS# latency */
  995. /* BT: Burst Type (0=Sequential, 1=Interleaved) */
  996. unsigned int bt;
  997. unsigned int bl; /* BL: Burst Length */
  998. #if defined(CONFIG_FSL_DDR2)
  999. const unsigned int mclk_ps = get_memory_clk_period_ps();
  1000. #endif
  1001. dqs_en = !popts->DQS_config;
  1002. rtt = fsl_ddr_get_rtt();
  1003. al = additive_latency;
  1004. esdmode = (0
  1005. | ((mrs & 0x3) << 14)
  1006. | ((outputs & 0x1) << 12)
  1007. | ((rdqs_en & 0x1) << 11)
  1008. | ((dqs_en & 0x1) << 10)
  1009. | ((ocd & 0x7) << 7)
  1010. | ((rtt & 0x2) << 5) /* rtt field is split */
  1011. | ((al & 0x7) << 3)
  1012. | ((rtt & 0x1) << 2) /* rtt field is split */
  1013. | ((ods & 0x1) << 1)
  1014. | ((dll_en & 0x1) << 0)
  1015. );
  1016. mr = 0; /* FIXME: CHECKME */
  1017. /*
  1018. * 0 = Fast Exit (Normal)
  1019. * 1 = Slow Exit (Low Power)
  1020. */
  1021. pd = 0;
  1022. #if defined(CONFIG_FSL_DDR1)
  1023. wr = 0; /* Historical */
  1024. #elif defined(CONFIG_FSL_DDR2)
  1025. wr = (common_dimm->tWR_ps + mclk_ps - 1) / mclk_ps - 1;
  1026. #endif
  1027. dll_res = 0;
  1028. mode = 0;
  1029. #if defined(CONFIG_FSL_DDR1)
  1030. if (1 <= cas_latency && cas_latency <= 4) {
  1031. unsigned char mode_caslat_table[4] = {
  1032. 0x5, /* 1.5 clocks */
  1033. 0x2, /* 2.0 clocks */
  1034. 0x6, /* 2.5 clocks */
  1035. 0x3 /* 3.0 clocks */
  1036. };
  1037. caslat = mode_caslat_table[cas_latency - 1];
  1038. } else {
  1039. printf("Warning: unknown cas_latency %d\n", cas_latency);
  1040. }
  1041. #elif defined(CONFIG_FSL_DDR2)
  1042. caslat = cas_latency;
  1043. #endif
  1044. bt = 0;
  1045. switch (popts->burst_length) {
  1046. case DDR_BL4:
  1047. bl = 2;
  1048. break;
  1049. case DDR_BL8:
  1050. bl = 3;
  1051. break;
  1052. default:
  1053. printf("Error: invalid burst length of %u specified. "
  1054. " Defaulting to 4 beats.\n",
  1055. popts->burst_length);
  1056. bl = 2;
  1057. break;
  1058. }
  1059. sdmode = (0
  1060. | ((mr & 0x3) << 14)
  1061. | ((pd & 0x1) << 12)
  1062. | ((wr & 0x7) << 9)
  1063. | ((dll_res & 0x1) << 8)
  1064. | ((mode & 0x1) << 7)
  1065. | ((caslat & 0x7) << 4)
  1066. | ((bt & 0x1) << 3)
  1067. | ((bl & 0x7) << 0)
  1068. );
  1069. ddr->ddr_sdram_mode = (0
  1070. | ((esdmode & 0xFFFF) << 16)
  1071. | ((sdmode & 0xFFFF) << 0)
  1072. );
  1073. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1074. }
  1075. #endif
  1076. /* DDR SDRAM Data Initialization (DDR_DATA_INIT) */
  1077. static void set_ddr_data_init(fsl_ddr_cfg_regs_t *ddr)
  1078. {
  1079. unsigned int init_value; /* Initialization value */
  1080. #ifdef CONFIG_MEM_INIT_VALUE
  1081. init_value = CONFIG_MEM_INIT_VALUE;
  1082. #else
  1083. init_value = 0xDEADBEEF;
  1084. #endif
  1085. ddr->ddr_data_init = init_value;
  1086. }
  1087. /*
  1088. * DDR SDRAM Clock Control (DDR_SDRAM_CLK_CNTL)
  1089. * The old controller on the 8540/60 doesn't have this register.
  1090. * Hope it's OK to set it (to 0) anyway.
  1091. */
  1092. static void set_ddr_sdram_clk_cntl(fsl_ddr_cfg_regs_t *ddr,
  1093. const memctl_options_t *popts)
  1094. {
  1095. unsigned int clk_adjust; /* Clock adjust */
  1096. clk_adjust = popts->clk_adjust;
  1097. ddr->ddr_sdram_clk_cntl = (clk_adjust & 0xF) << 23;
  1098. debug("FSLDDR: clk_cntl = 0x%08x\n", ddr->ddr_sdram_clk_cntl);
  1099. }
  1100. /* DDR Initialization Address (DDR_INIT_ADDR) */
  1101. static void set_ddr_init_addr(fsl_ddr_cfg_regs_t *ddr)
  1102. {
  1103. unsigned int init_addr = 0; /* Initialization address */
  1104. ddr->ddr_init_addr = init_addr;
  1105. }
  1106. /* DDR Initialization Address (DDR_INIT_EXT_ADDR) */
  1107. static void set_ddr_init_ext_addr(fsl_ddr_cfg_regs_t *ddr)
  1108. {
  1109. unsigned int uia = 0; /* Use initialization address */
  1110. unsigned int init_ext_addr = 0; /* Initialization address */
  1111. ddr->ddr_init_ext_addr = (0
  1112. | ((uia & 0x1) << 31)
  1113. | (init_ext_addr & 0xF)
  1114. );
  1115. }
  1116. /* DDR SDRAM Timing Configuration 4 (TIMING_CFG_4) */
  1117. static void set_timing_cfg_4(fsl_ddr_cfg_regs_t *ddr,
  1118. const memctl_options_t *popts)
  1119. {
  1120. unsigned int rwt = 0; /* Read-to-write turnaround for same CS */
  1121. unsigned int wrt = 0; /* Write-to-read turnaround for same CS */
  1122. unsigned int rrt = 0; /* Read-to-read turnaround for same CS */
  1123. unsigned int wwt = 0; /* Write-to-write turnaround for same CS */
  1124. unsigned int dll_lock = 0; /* DDR SDRAM DLL Lock Time */
  1125. #if defined(CONFIG_FSL_DDR3)
  1126. if (popts->burst_length == DDR_BL8) {
  1127. /* We set BL/2 for fixed BL8 */
  1128. rrt = 0; /* BL/2 clocks */
  1129. wwt = 0; /* BL/2 clocks */
  1130. } else {
  1131. /* We need to set BL/2 + 2 to BC4 and OTF */
  1132. rrt = 2; /* BL/2 + 2 clocks */
  1133. wwt = 2; /* BL/2 + 2 clocks */
  1134. }
  1135. dll_lock = 1; /* tDLLK = 512 clocks from spec */
  1136. #endif
  1137. ddr->timing_cfg_4 = (0
  1138. | ((rwt & 0xf) << 28)
  1139. | ((wrt & 0xf) << 24)
  1140. | ((rrt & 0xf) << 20)
  1141. | ((wwt & 0xf) << 16)
  1142. | (dll_lock & 0x3)
  1143. );
  1144. debug("FSLDDR: timing_cfg_4 = 0x%08x\n", ddr->timing_cfg_4);
  1145. }
  1146. /* DDR SDRAM Timing Configuration 5 (TIMING_CFG_5) */
  1147. static void set_timing_cfg_5(fsl_ddr_cfg_regs_t *ddr, unsigned int cas_latency)
  1148. {
  1149. unsigned int rodt_on = 0; /* Read to ODT on */
  1150. unsigned int rodt_off = 0; /* Read to ODT off */
  1151. unsigned int wodt_on = 0; /* Write to ODT on */
  1152. unsigned int wodt_off = 0; /* Write to ODT off */
  1153. #if defined(CONFIG_FSL_DDR3)
  1154. /* rodt_on = timing_cfg_1[caslat] - timing_cfg_2[wrlat] + 1 */
  1155. rodt_on = cas_latency - ((ddr->timing_cfg_2 & 0x00780000) >> 19) + 1;
  1156. rodt_off = 4; /* 4 clocks */
  1157. wodt_on = 1; /* 1 clocks */
  1158. wodt_off = 4; /* 4 clocks */
  1159. #endif
  1160. ddr->timing_cfg_5 = (0
  1161. | ((rodt_on & 0x1f) << 24)
  1162. | ((rodt_off & 0x7) << 20)
  1163. | ((wodt_on & 0x1f) << 12)
  1164. | ((wodt_off & 0x7) << 8)
  1165. );
  1166. debug("FSLDDR: timing_cfg_5 = 0x%08x\n", ddr->timing_cfg_5);
  1167. }
  1168. /* DDR ZQ Calibration Control (DDR_ZQ_CNTL) */
  1169. static void set_ddr_zq_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int zq_en)
  1170. {
  1171. unsigned int zqinit = 0;/* POR ZQ Calibration Time (tZQinit) */
  1172. /* Normal Operation Full Calibration Time (tZQoper) */
  1173. unsigned int zqoper = 0;
  1174. /* Normal Operation Short Calibration Time (tZQCS) */
  1175. unsigned int zqcs = 0;
  1176. if (zq_en) {
  1177. zqinit = 9; /* 512 clocks */
  1178. zqoper = 8; /* 256 clocks */
  1179. zqcs = 6; /* 64 clocks */
  1180. }
  1181. ddr->ddr_zq_cntl = (0
  1182. | ((zq_en & 0x1) << 31)
  1183. | ((zqinit & 0xF) << 24)
  1184. | ((zqoper & 0xF) << 16)
  1185. | ((zqcs & 0xF) << 8)
  1186. );
  1187. debug("FSLDDR: zq_cntl = 0x%08x\n", ddr->ddr_zq_cntl);
  1188. }
  1189. /* DDR Write Leveling Control (DDR_WRLVL_CNTL) */
  1190. static void set_ddr_wrlvl_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int wrlvl_en,
  1191. const memctl_options_t *popts)
  1192. {
  1193. /*
  1194. * First DQS pulse rising edge after margining mode
  1195. * is programmed (tWL_MRD)
  1196. */
  1197. unsigned int wrlvl_mrd = 0;
  1198. /* ODT delay after margining mode is programmed (tWL_ODTEN) */
  1199. unsigned int wrlvl_odten = 0;
  1200. /* DQS/DQS_ delay after margining mode is programmed (tWL_DQSEN) */
  1201. unsigned int wrlvl_dqsen = 0;
  1202. /* WRLVL_SMPL: Write leveling sample time */
  1203. unsigned int wrlvl_smpl = 0;
  1204. /* WRLVL_WLR: Write leveling repeition time */
  1205. unsigned int wrlvl_wlr = 0;
  1206. /* WRLVL_START: Write leveling start time */
  1207. unsigned int wrlvl_start = 0;
  1208. /* suggest enable write leveling for DDR3 due to fly-by topology */
  1209. if (wrlvl_en) {
  1210. /* tWL_MRD min = 40 nCK, we set it 64 */
  1211. wrlvl_mrd = 0x6;
  1212. /* tWL_ODTEN 128 */
  1213. wrlvl_odten = 0x7;
  1214. /* tWL_DQSEN min = 25 nCK, we set it 32 */
  1215. wrlvl_dqsen = 0x5;
  1216. /*
  1217. * Write leveling sample time at least need 6 clocks
  1218. * higher than tWLO to allow enough time for progagation
  1219. * delay and sampling the prime data bits.
  1220. */
  1221. wrlvl_smpl = 0xf;
  1222. /*
  1223. * Write leveling repetition time
  1224. * at least tWLO + 6 clocks clocks
  1225. * we set it 64
  1226. */
  1227. wrlvl_wlr = 0x6;
  1228. /*
  1229. * Write leveling start time
  1230. * The value use for the DQS_ADJUST for the first sample
  1231. * when write leveling is enabled. It probably needs to be
  1232. * overriden per platform.
  1233. */
  1234. wrlvl_start = 0x8;
  1235. /*
  1236. * Override the write leveling sample and start time
  1237. * according to specific board
  1238. */
  1239. if (popts->wrlvl_override) {
  1240. wrlvl_smpl = popts->wrlvl_sample;
  1241. wrlvl_start = popts->wrlvl_start;
  1242. }
  1243. }
  1244. ddr->ddr_wrlvl_cntl = (0
  1245. | ((wrlvl_en & 0x1) << 31)
  1246. | ((wrlvl_mrd & 0x7) << 24)
  1247. | ((wrlvl_odten & 0x7) << 20)
  1248. | ((wrlvl_dqsen & 0x7) << 16)
  1249. | ((wrlvl_smpl & 0xf) << 12)
  1250. | ((wrlvl_wlr & 0x7) << 8)
  1251. | ((wrlvl_start & 0x1F) << 0)
  1252. );
  1253. debug("FSLDDR: wrlvl_cntl = 0x%08x\n", ddr->ddr_wrlvl_cntl);
  1254. ddr->ddr_wrlvl_cntl_2 = popts->wrlvl_ctl_2;
  1255. debug("FSLDDR: wrlvl_cntl_2 = 0x%08x\n", ddr->ddr_wrlvl_cntl_2);
  1256. ddr->ddr_wrlvl_cntl_3 = popts->wrlvl_ctl_3;
  1257. debug("FSLDDR: wrlvl_cntl_3 = 0x%08x\n", ddr->ddr_wrlvl_cntl_3);
  1258. }
  1259. /* DDR Self Refresh Counter (DDR_SR_CNTR) */
  1260. static void set_ddr_sr_cntr(fsl_ddr_cfg_regs_t *ddr, unsigned int sr_it)
  1261. {
  1262. /* Self Refresh Idle Threshold */
  1263. ddr->ddr_sr_cntr = (sr_it & 0xF) << 16;
  1264. }
  1265. static void set_ddr_eor(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1266. {
  1267. if (popts->addr_hash) {
  1268. ddr->ddr_eor = 0x40000000; /* address hash enable */
  1269. puts("Address hashing enabled.\n");
  1270. }
  1271. }
  1272. static void set_ddr_cdr1(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1273. {
  1274. ddr->ddr_cdr1 = popts->ddr_cdr1;
  1275. debug("FSLDDR: ddr_cdr1 = 0x%08x\n", ddr->ddr_cdr1);
  1276. }
  1277. static void set_ddr_cdr2(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1278. {
  1279. ddr->ddr_cdr2 = popts->ddr_cdr2;
  1280. debug("FSLDDR: ddr_cdr2 = 0x%08x\n", ddr->ddr_cdr2);
  1281. }
  1282. unsigned int
  1283. check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr)
  1284. {
  1285. unsigned int res = 0;
  1286. /*
  1287. * Check that DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] are
  1288. * not set at the same time.
  1289. */
  1290. if (ddr->ddr_sdram_cfg & 0x10000000
  1291. && ddr->ddr_sdram_cfg & 0x00008000) {
  1292. printf("Error: DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] "
  1293. " should not be set at the same time.\n");
  1294. res++;
  1295. }
  1296. return res;
  1297. }
  1298. unsigned int
  1299. compute_fsl_memctl_config_regs(const memctl_options_t *popts,
  1300. fsl_ddr_cfg_regs_t *ddr,
  1301. const common_timing_params_t *common_dimm,
  1302. const dimm_params_t *dimm_params,
  1303. unsigned int dbw_cap_adj,
  1304. unsigned int size_only)
  1305. {
  1306. unsigned int i;
  1307. unsigned int cas_latency;
  1308. unsigned int additive_latency;
  1309. unsigned int sr_it;
  1310. unsigned int zq_en;
  1311. unsigned int wrlvl_en;
  1312. unsigned int ip_rev = 0;
  1313. unsigned int unq_mrs_en = 0;
  1314. int cs_en = 1;
  1315. memset(ddr, 0, sizeof(fsl_ddr_cfg_regs_t));
  1316. if (common_dimm == NULL) {
  1317. printf("Error: subset DIMM params struct null pointer\n");
  1318. return 1;
  1319. }
  1320. /*
  1321. * Process overrides first.
  1322. *
  1323. * FIXME: somehow add dereated caslat to this
  1324. */
  1325. cas_latency = (popts->cas_latency_override)
  1326. ? popts->cas_latency_override_value
  1327. : common_dimm->lowest_common_SPD_caslat;
  1328. additive_latency = (popts->additive_latency_override)
  1329. ? popts->additive_latency_override_value
  1330. : common_dimm->additive_latency;
  1331. sr_it = (popts->auto_self_refresh_en)
  1332. ? popts->sr_it
  1333. : 0;
  1334. /* ZQ calibration */
  1335. zq_en = (popts->zq_en) ? 1 : 0;
  1336. /* write leveling */
  1337. wrlvl_en = (popts->wrlvl_en) ? 1 : 0;
  1338. /* Chip Select Memory Bounds (CSn_BNDS) */
  1339. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1340. unsigned long long ea, sa;
  1341. unsigned int cs_per_dimm
  1342. = CONFIG_CHIP_SELECTS_PER_CTRL / CONFIG_DIMM_SLOTS_PER_CTLR;
  1343. unsigned int dimm_number
  1344. = i / cs_per_dimm;
  1345. unsigned long long rank_density
  1346. = dimm_params[dimm_number].rank_density >> dbw_cap_adj;
  1347. if (dimm_params[dimm_number].n_ranks == 0) {
  1348. debug("Skipping setup of CS%u "
  1349. "because n_ranks on DIMM %u is 0\n", i, dimm_number);
  1350. continue;
  1351. }
  1352. if (popts->memctl_interleaving) {
  1353. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  1354. case FSL_DDR_CS0_CS1_CS2_CS3:
  1355. break;
  1356. case FSL_DDR_CS0_CS1:
  1357. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  1358. if (i > 1)
  1359. cs_en = 0;
  1360. break;
  1361. case FSL_DDR_CS2_CS3:
  1362. default:
  1363. if (i > 0)
  1364. cs_en = 0;
  1365. break;
  1366. }
  1367. sa = common_dimm->base_address;
  1368. ea = sa + common_dimm->total_mem - 1;
  1369. } else if (!popts->memctl_interleaving) {
  1370. /*
  1371. * If memory interleaving between controllers is NOT
  1372. * enabled, the starting address for each memory
  1373. * controller is distinct. However, because rank
  1374. * interleaving is enabled, the starting and ending
  1375. * addresses of the total memory on that memory
  1376. * controller needs to be programmed into its
  1377. * respective CS0_BNDS.
  1378. */
  1379. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  1380. case FSL_DDR_CS0_CS1_CS2_CS3:
  1381. sa = common_dimm->base_address;
  1382. ea = sa + common_dimm->total_mem - 1;
  1383. break;
  1384. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  1385. if ((i >= 2) && (dimm_number == 0)) {
  1386. sa = dimm_params[dimm_number].base_address +
  1387. 2 * rank_density;
  1388. ea = sa + 2 * rank_density - 1;
  1389. } else {
  1390. sa = dimm_params[dimm_number].base_address;
  1391. ea = sa + 2 * rank_density - 1;
  1392. }
  1393. break;
  1394. case FSL_DDR_CS0_CS1:
  1395. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1396. sa = dimm_params[dimm_number].base_address;
  1397. ea = sa + rank_density - 1;
  1398. if (i != 1)
  1399. sa += (i % cs_per_dimm) * rank_density;
  1400. ea += (i % cs_per_dimm) * rank_density;
  1401. } else {
  1402. sa = 0;
  1403. ea = 0;
  1404. }
  1405. if (i == 0)
  1406. ea += rank_density;
  1407. break;
  1408. case FSL_DDR_CS2_CS3:
  1409. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1410. sa = dimm_params[dimm_number].base_address;
  1411. ea = sa + rank_density - 1;
  1412. if (i != 3)
  1413. sa += (i % cs_per_dimm) * rank_density;
  1414. ea += (i % cs_per_dimm) * rank_density;
  1415. } else {
  1416. sa = 0;
  1417. ea = 0;
  1418. }
  1419. if (i == 2)
  1420. ea += (rank_density >> dbw_cap_adj);
  1421. break;
  1422. default: /* No bank(chip-select) interleaving */
  1423. sa = dimm_params[dimm_number].base_address;
  1424. ea = sa + rank_density - 1;
  1425. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1426. sa += (i % cs_per_dimm) * rank_density;
  1427. ea += (i % cs_per_dimm) * rank_density;
  1428. } else {
  1429. sa = 0;
  1430. ea = 0;
  1431. }
  1432. break;
  1433. }
  1434. }
  1435. sa >>= 24;
  1436. ea >>= 24;
  1437. if (cs_en) {
  1438. ddr->cs[i].bnds = (0
  1439. | ((sa & 0xFFF) << 16)/* starting address MSB */
  1440. | ((ea & 0xFFF) << 0) /* ending address MSB */
  1441. );
  1442. } else {
  1443. /* setting bnds to 0xffffffff for inactive CS */
  1444. ddr->cs[i].bnds = 0xffffffff;
  1445. }
  1446. debug("FSLDDR: cs[%d]_bnds = 0x%08x\n", i, ddr->cs[i].bnds);
  1447. set_csn_config(dimm_number, i, ddr, popts, dimm_params);
  1448. set_csn_config_2(i, ddr);
  1449. }
  1450. /*
  1451. * In the case we only need to compute the ddr sdram size, we only need
  1452. * to set csn registers, so return from here.
  1453. */
  1454. if (size_only)
  1455. return 0;
  1456. set_ddr_eor(ddr, popts);
  1457. #if !defined(CONFIG_FSL_DDR1)
  1458. set_timing_cfg_0(ddr, popts, dimm_params);
  1459. #endif
  1460. set_timing_cfg_3(ddr, popts, common_dimm, cas_latency);
  1461. set_timing_cfg_1(ddr, popts, common_dimm, cas_latency);
  1462. set_timing_cfg_2(ddr, popts, common_dimm,
  1463. cas_latency, additive_latency);
  1464. set_ddr_cdr1(ddr, popts);
  1465. set_ddr_cdr2(ddr, popts);
  1466. set_ddr_sdram_cfg(ddr, popts, common_dimm);
  1467. ip_rev = fsl_ddr_get_version();
  1468. if (ip_rev > 0x40400)
  1469. unq_mrs_en = 1;
  1470. set_ddr_sdram_cfg_2(ddr, popts, unq_mrs_en);
  1471. set_ddr_sdram_mode(ddr, popts, common_dimm,
  1472. cas_latency, additive_latency, unq_mrs_en);
  1473. set_ddr_sdram_mode_2(ddr, popts, unq_mrs_en);
  1474. set_ddr_sdram_interval(ddr, popts, common_dimm);
  1475. set_ddr_data_init(ddr);
  1476. set_ddr_sdram_clk_cntl(ddr, popts);
  1477. set_ddr_init_addr(ddr);
  1478. set_ddr_init_ext_addr(ddr);
  1479. set_timing_cfg_4(ddr, popts);
  1480. set_timing_cfg_5(ddr, cas_latency);
  1481. set_ddr_zq_cntl(ddr, zq_en);
  1482. set_ddr_wrlvl_cntl(ddr, wrlvl_en, popts);
  1483. set_ddr_sr_cntr(ddr, sr_it);
  1484. set_ddr_sdram_rcw(ddr, popts, common_dimm);
  1485. #ifdef CONFIG_SYS_FSL_DDR_EMU
  1486. /* disble DDR training for emulator */
  1487. ddr->debug[2] = 0x00000400;
  1488. ddr->debug[4] = 0xff800000;
  1489. #endif
  1490. return check_fsl_memctl_config_regs(ddr);
  1491. }