qong.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287
  1. /*
  2. *
  3. * (c) 2009 Emcraft Systems, Ilya Yanok <yanok@emcraft.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <netdev.h>
  25. #include <asm/arch/mx31.h>
  26. #include <asm/arch/mx31-regs.h>
  27. #include <asm/io.h>
  28. #include <nand.h>
  29. #include <fsl_pmic.h>
  30. #include <mxc_gpio.h>
  31. #include "qong_fpga.h"
  32. DECLARE_GLOBAL_DATA_PTR;
  33. int dram_init (void)
  34. {
  35. /* dram_init must store complete ramsize in gd->ram_size */
  36. gd->ram_size = get_ram_size((volatile void *)CONFIG_SYS_SDRAM_BASE,
  37. PHYS_SDRAM_1_SIZE);
  38. return 0;
  39. }
  40. static void qong_fpga_reset(void)
  41. {
  42. mxc_gpio_set(QONG_FPGA_RST_PIN, 0);
  43. udelay(30);
  44. mxc_gpio_set(QONG_FPGA_RST_PIN, 1);
  45. udelay(300);
  46. }
  47. int board_early_init_f (void)
  48. {
  49. #ifdef CONFIG_QONG_FPGA
  50. /* CS1: FPGA/Network Controller/GPIO */
  51. /* 16-bit, no DTACK */
  52. __REG(CSCR_U(1)) = 0x00000A01;
  53. __REG(CSCR_L(1)) = 0x20040501;
  54. __REG(CSCR_A(1)) = 0x04020C00;
  55. /* setup pins for FPGA */
  56. mx31_gpio_mux(IOMUX_MODE(0x76, MUX_CTL_GPIO));
  57. mx31_gpio_mux(IOMUX_MODE(0x7e, MUX_CTL_GPIO));
  58. mx31_gpio_mux(IOMUX_MODE(0x91, MUX_CTL_OUT_FUNC | MUX_CTL_IN_GPIO));
  59. mx31_gpio_mux(IOMUX_MODE(0x92, MUX_CTL_GPIO));
  60. mx31_gpio_mux(IOMUX_MODE(0x93, MUX_CTL_GPIO));
  61. /* FPGA reset Pin */
  62. /* rstn = 0 */
  63. mxc_gpio_set(QONG_FPGA_RST_PIN, 0);
  64. mxc_gpio_direction(QONG_FPGA_RST_PIN, MXC_GPIO_DIRECTION_OUT);
  65. /* set interrupt pin as input */
  66. mxc_gpio_direction(QONG_FPGA_IRQ_PIN, MXC_GPIO_DIRECTION_IN);
  67. /* FPGA JTAG Interface */
  68. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_SFS6, MUX_CTL_GPIO));
  69. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_SCK6, MUX_CTL_GPIO));
  70. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_CAPTURE, MUX_CTL_GPIO));
  71. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_COMPARE, MUX_CTL_GPIO));
  72. mxc_gpio_direction(QONG_FPGA_TCK_PIN, MXC_GPIO_DIRECTION_OUT);
  73. mxc_gpio_direction(QONG_FPGA_TMS_PIN, MXC_GPIO_DIRECTION_OUT);
  74. mxc_gpio_direction(QONG_FPGA_TDI_PIN, MXC_GPIO_DIRECTION_OUT);
  75. mxc_gpio_direction(QONG_FPGA_TDO_PIN, MXC_GPIO_DIRECTION_IN);
  76. #endif
  77. /* setup pins for UART1 */
  78. mx31_gpio_mux(MUX_RXD1__UART1_RXD_MUX);
  79. mx31_gpio_mux(MUX_TXD1__UART1_TXD_MUX);
  80. mx31_gpio_mux(MUX_RTS1__UART1_RTS_B);
  81. mx31_gpio_mux(MUX_CTS1__UART1_CTS_B);
  82. /* setup pins for SPI (pmic) */
  83. mx31_gpio_mux(MUX_CSPI2_SS0__CSPI2_SS0_B);
  84. mx31_gpio_mux(MUX_CSPI2_MOSI__CSPI2_MOSI);
  85. mx31_gpio_mux(MUX_CSPI2_MISO__CSPI2_MISO);
  86. mx31_gpio_mux(MUX_CSPI2_SCLK__CSPI2_CLK);
  87. mx31_gpio_mux(MUX_CSPI2_SPI_RDY__CSPI2_DATAREADY_B);
  88. /* Setup pins for USB2 Host */
  89. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_USBH2_CLK, MUX_CTL_FUNC));
  90. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_USBH2_DIR, MUX_CTL_FUNC));
  91. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_USBH2_NXT, MUX_CTL_FUNC));
  92. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_USBH2_STP, MUX_CTL_FUNC));
  93. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_USBH2_DATA0, MUX_CTL_FUNC));
  94. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_USBH2_DATA1, MUX_CTL_FUNC));
  95. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_STXD3, MUX_CTL_FUNC));
  96. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_SRXD3, MUX_CTL_FUNC));
  97. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_SCK3, MUX_CTL_FUNC));
  98. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_SFS3, MUX_CTL_FUNC));
  99. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_STXD6, MUX_CTL_FUNC));
  100. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_SRXD6, MUX_CTL_FUNC));
  101. #define H2_PAD_CFG (PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST | PAD_CTL_HYS_CMOS | \
  102. PAD_CTL_ODE_CMOS | PAD_CTL_100K_PU)
  103. mx31_set_pad(MX31_PIN_USBH2_CLK, H2_PAD_CFG);
  104. mx31_set_pad(MX31_PIN_USBH2_DIR, H2_PAD_CFG);
  105. mx31_set_pad(MX31_PIN_USBH2_NXT, H2_PAD_CFG);
  106. mx31_set_pad(MX31_PIN_USBH2_STP, H2_PAD_CFG);
  107. mx31_set_pad(MX31_PIN_USBH2_DATA0, H2_PAD_CFG); /* USBH2_DATA0 */
  108. mx31_set_pad(MX31_PIN_USBH2_DATA1, H2_PAD_CFG); /* USBH2_DATA1 */
  109. mx31_set_pad(MX31_PIN_SRXD6, H2_PAD_CFG); /* USBH2_DATA2 */
  110. mx31_set_pad(MX31_PIN_STXD6, H2_PAD_CFG); /* USBH2_DATA3 */
  111. mx31_set_pad(MX31_PIN_SFS3, H2_PAD_CFG); /* USBH2_DATA4 */
  112. mx31_set_pad(MX31_PIN_SCK3, H2_PAD_CFG); /* USBH2_DATA5 */
  113. mx31_set_pad(MX31_PIN_SRXD3, H2_PAD_CFG); /* USBH2_DATA6 */
  114. mx31_set_pad(MX31_PIN_STXD3, H2_PAD_CFG); /* USBH2_DATA7 */
  115. writel(readl((IOMUXC_BASE + 0x8)) | (1 << 11), IOMUXC_BASE + 0x8);
  116. return 0;
  117. }
  118. int board_init (void)
  119. {
  120. /* Chip selects */
  121. /* CS0: Nor Flash #0 - it must be init'ed when executing from DDR */
  122. /* Assumptions: HCLK = 133 MHz, tACC = 130ns */
  123. __REG(CSCR_U(0)) = ((0 << 31) | /* SP */
  124. (0 << 30) | /* WP */
  125. (0 << 28) | /* BCD */
  126. (0 << 24) | /* BCS */
  127. (0 << 22) | /* PSZ */
  128. (0 << 21) | /* PME */
  129. (0 << 20) | /* SYNC */
  130. (0 << 16) | /* DOL */
  131. (3 << 14) | /* CNC */
  132. (21 << 8) | /* WSC */
  133. (0 << 7) | /* EW */
  134. (0 << 4) | /* WWS */
  135. (6 << 0) /* EDC */
  136. );
  137. __REG(CSCR_L(0)) = ((2 << 28) | /* OEA */
  138. (1 << 24) | /* OEN */
  139. (3 << 20) | /* EBWA */
  140. (3 << 16) | /* EBWN */
  141. (1 << 12) | /* CSA */
  142. (1 << 11) | /* EBC */
  143. (5 << 8) | /* DSZ */
  144. (1 << 4) | /* CSN */
  145. (0 << 3) | /* PSR */
  146. (0 << 2) | /* CRE */
  147. (0 << 1) | /* WRAP */
  148. (1 << 0) /* CSEN */
  149. );
  150. __REG(CSCR_A(0)) = ((2 << 28) | /* EBRA */
  151. (1 << 24) | /* EBRN */
  152. (2 << 20) | /* RWA */
  153. (2 << 16) | /* RWN */
  154. (0 << 15) | /* MUM */
  155. (0 << 13) | /* LAH */
  156. (2 << 10) | /* LBN */
  157. (0 << 8) | /* LBA */
  158. (0 << 6) | /* DWW */
  159. (0 << 4) | /* DCT */
  160. (0 << 3) | /* WWU */
  161. (0 << 2) | /* AGE */
  162. (0 << 1) | /* CNC2 */
  163. (0 << 0) /* FCE */
  164. );
  165. /* board id for linux */
  166. gd->bd->bi_arch_number = MACH_TYPE_QONG;
  167. gd->bd->bi_boot_params = (0x80000100); /* adress of boot parameters */
  168. qong_fpga_init();
  169. return 0;
  170. }
  171. int board_late_init(void)
  172. {
  173. u32 val;
  174. /* Enable RTC battery */
  175. val = pmic_reg_read(REG_POWER_CTL0);
  176. pmic_reg_write(REG_POWER_CTL0, val | COINCHEN);
  177. pmic_reg_write(REG_INT_STATUS1, RTCRSTI);
  178. return 0;
  179. }
  180. int checkboard (void)
  181. {
  182. printf("Board: DAVE/DENX Qong\n");
  183. return 0;
  184. }
  185. int misc_init_r (void)
  186. {
  187. #ifdef CONFIG_QONG_FPGA
  188. u32 tmp;
  189. tmp = *(volatile u32*)QONG_FPGA_CTRL_VERSION;
  190. printf("FPGA: ");
  191. printf("version register = %u.%u.%u\n",
  192. (tmp & 0xF000) >> 12, (tmp & 0x0F00) >> 8, tmp & 0x00FF);
  193. #endif
  194. return 0;
  195. }
  196. int board_eth_init(bd_t *bis)
  197. {
  198. #if defined(CONFIG_QONG_FPGA) && defined(CONFIG_DNET)
  199. return dnet_eth_initialize(0, (void *)CONFIG_DNET_BASE, -1);
  200. #else
  201. return 0;
  202. #endif
  203. }
  204. #if defined(CONFIG_QONG_FPGA) && defined(CONFIG_NAND_PLAT)
  205. static void board_nand_setup(void)
  206. {
  207. /* CS3: NAND 8-bit */
  208. __REG(CSCR_U(3)) = 0x00004f00;
  209. __REG(CSCR_L(3)) = 0x20013b31;
  210. __REG(CSCR_A(3)) = 0x00020800;
  211. __REG(IOMUXC_GPR) |= 1 << 13;
  212. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_NFC_WP, MUX_CTL_IN_GPIO));
  213. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_NFC_CE, MUX_CTL_IN_GPIO));
  214. mx31_gpio_mux(IOMUX_MODE(MUX_CTL_NFC_RB, MUX_CTL_IN_GPIO));
  215. /* Make sure to reset the fpga else you cannot access NAND */
  216. qong_fpga_reset();
  217. /* Enable NAND flash */
  218. mxc_gpio_set(15, 1);
  219. mxc_gpio_set(14, 1);
  220. mxc_gpio_direction(15, MXC_GPIO_DIRECTION_OUT);
  221. mxc_gpio_direction(16, MXC_GPIO_DIRECTION_IN);
  222. mxc_gpio_direction(14, MXC_GPIO_DIRECTION_IN);
  223. mxc_gpio_set(15, 0);
  224. }
  225. int qong_nand_rdy(void *chip)
  226. {
  227. udelay(1);
  228. return mxc_gpio_get(16);
  229. }
  230. void qong_nand_select_chip(struct mtd_info *mtd, int chip)
  231. {
  232. if (chip >= 0)
  233. mxc_gpio_set(15, 0);
  234. else
  235. mxc_gpio_set(15, 1);
  236. }
  237. void qong_nand_plat_init(void *chip)
  238. {
  239. struct nand_chip *nand = (struct nand_chip *)chip;
  240. nand->chip_delay = 20;
  241. nand->select_chip = qong_nand_select_chip;
  242. nand->options &= ~NAND_BUSWIDTH_16;
  243. board_nand_setup();
  244. }
  245. #endif