zynq_gem.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733
  1. /*
  2. * (C) Copyright 2011 Michal Simek
  3. *
  4. * Michal SIMEK <monstr@monstr.eu>
  5. *
  6. * Based on Xilinx gmac driver:
  7. * (C) Copyright 2011 Xilinx
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <clk.h>
  12. #include <common.h>
  13. #include <dm.h>
  14. #include <net.h>
  15. #include <netdev.h>
  16. #include <config.h>
  17. #include <console.h>
  18. #include <malloc.h>
  19. #include <asm/io.h>
  20. #include <phy.h>
  21. #include <miiphy.h>
  22. #include <wait_bit.h>
  23. #include <watchdog.h>
  24. #include <asm/system.h>
  25. #include <asm/arch/hardware.h>
  26. #include <asm/arch/sys_proto.h>
  27. #include <linux/errno.h>
  28. DECLARE_GLOBAL_DATA_PTR;
  29. /* Bit/mask specification */
  30. #define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
  31. #define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
  32. #define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
  33. #define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
  34. #define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
  35. #define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
  36. #define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
  37. #define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
  38. #define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
  39. #define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
  40. #define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
  41. /* Wrap bit, last descriptor */
  42. #define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
  43. #define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
  44. #define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */
  45. #define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
  46. #define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
  47. #define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
  48. #define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
  49. #define ZYNQ_GEM_NWCFG_SPEED100 0x00000001 /* 100 Mbps operation */
  50. #define ZYNQ_GEM_NWCFG_SPEED1000 0x00000400 /* 1Gbps operation */
  51. #define ZYNQ_GEM_NWCFG_FDEN 0x00000002 /* Full Duplex mode */
  52. #define ZYNQ_GEM_NWCFG_FSREM 0x00020000 /* FCS removal */
  53. #define ZYNQ_GEM_NWCFG_SGMII_ENBL 0x08000000 /* SGMII Enable */
  54. #define ZYNQ_GEM_NWCFG_PCS_SEL 0x00000800 /* PCS select */
  55. #ifdef CONFIG_ARM64
  56. #define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x00100000 /* Div pclk by 64, max 160MHz */
  57. #else
  58. #define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000c0000 /* Div pclk by 48, max 120MHz */
  59. #endif
  60. #ifdef CONFIG_ARM64
  61. # define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
  62. #else
  63. # define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
  64. #endif
  65. #define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
  66. ZYNQ_GEM_NWCFG_FDEN | \
  67. ZYNQ_GEM_NWCFG_FSREM | \
  68. ZYNQ_GEM_NWCFG_MDCCLKDIV)
  69. #define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
  70. #define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
  71. /* Use full configured addressable space (8 Kb) */
  72. #define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
  73. /* Use full configured addressable space (4 Kb) */
  74. #define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
  75. /* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
  76. #define ZYNQ_GEM_DMACR_RXBUF 0x00180000
  77. #define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
  78. ZYNQ_GEM_DMACR_RXSIZE | \
  79. ZYNQ_GEM_DMACR_TXSIZE | \
  80. ZYNQ_GEM_DMACR_RXBUF)
  81. #define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */
  82. #define ZYNQ_GEM_PCS_CTL_ANEG_ENBL 0x1000
  83. /* Use MII register 1 (MII status register) to detect PHY */
  84. #define PHY_DETECT_REG 1
  85. /* Mask used to verify certain PHY features (or register contents)
  86. * in the register above:
  87. * 0x1000: 10Mbps full duplex support
  88. * 0x0800: 10Mbps half duplex support
  89. * 0x0008: Auto-negotiation support
  90. */
  91. #define PHY_DETECT_MASK 0x1808
  92. /* TX BD status masks */
  93. #define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
  94. #define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
  95. #define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
  96. /* Clock frequencies for different speeds */
  97. #define ZYNQ_GEM_FREQUENCY_10 2500000UL
  98. #define ZYNQ_GEM_FREQUENCY_100 25000000UL
  99. #define ZYNQ_GEM_FREQUENCY_1000 125000000UL
  100. /* Device registers */
  101. struct zynq_gem_regs {
  102. u32 nwctrl; /* 0x0 - Network Control reg */
  103. u32 nwcfg; /* 0x4 - Network Config reg */
  104. u32 nwsr; /* 0x8 - Network Status reg */
  105. u32 reserved1;
  106. u32 dmacr; /* 0x10 - DMA Control reg */
  107. u32 txsr; /* 0x14 - TX Status reg */
  108. u32 rxqbase; /* 0x18 - RX Q Base address reg */
  109. u32 txqbase; /* 0x1c - TX Q Base address reg */
  110. u32 rxsr; /* 0x20 - RX Status reg */
  111. u32 reserved2[2];
  112. u32 idr; /* 0x2c - Interrupt Disable reg */
  113. u32 reserved3;
  114. u32 phymntnc; /* 0x34 - Phy Maintaince reg */
  115. u32 reserved4[18];
  116. u32 hashl; /* 0x80 - Hash Low address reg */
  117. u32 hashh; /* 0x84 - Hash High address reg */
  118. #define LADDR_LOW 0
  119. #define LADDR_HIGH 1
  120. u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
  121. u32 match[4]; /* 0xa8 - Type ID1 Match reg */
  122. u32 reserved6[18];
  123. #define STAT_SIZE 44
  124. u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
  125. u32 reserved9[20];
  126. u32 pcscntrl;
  127. u32 reserved7[143];
  128. u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
  129. u32 reserved8[15];
  130. u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
  131. };
  132. /* BD descriptors */
  133. struct emac_bd {
  134. u32 addr; /* Next descriptor pointer */
  135. u32 status;
  136. };
  137. #define RX_BUF 32
  138. /* Page table entries are set to 1MB, or multiples of 1MB
  139. * (not < 1MB). driver uses less bd's so use 1MB bdspace.
  140. */
  141. #define BD_SPACE 0x100000
  142. /* BD separation space */
  143. #define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd))
  144. /* Setup the first free TX descriptor */
  145. #define TX_FREE_DESC 2
  146. /* Initialized, rxbd_current, rx_first_buf must be 0 after init */
  147. struct zynq_gem_priv {
  148. struct emac_bd *tx_bd;
  149. struct emac_bd *rx_bd;
  150. char *rxbuffers;
  151. u32 rxbd_current;
  152. u32 rx_first_buf;
  153. int phyaddr;
  154. int init;
  155. struct zynq_gem_regs *iobase;
  156. phy_interface_t interface;
  157. struct phy_device *phydev;
  158. int phy_of_handle;
  159. struct mii_dev *bus;
  160. struct clk clk;
  161. bool int_pcs;
  162. };
  163. static u32 phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum,
  164. u32 op, u16 *data)
  165. {
  166. u32 mgtcr;
  167. struct zynq_gem_regs *regs = priv->iobase;
  168. int err;
  169. err = wait_for_bit_le32(&regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
  170. true, 20000, false);
  171. if (err)
  172. return err;
  173. /* Construct mgtcr mask for the operation */
  174. mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
  175. (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
  176. (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
  177. /* Write mgtcr and wait for completion */
  178. writel(mgtcr, &regs->phymntnc);
  179. err = wait_for_bit_le32(&regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
  180. true, 20000, false);
  181. if (err)
  182. return err;
  183. if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
  184. *data = readl(&regs->phymntnc);
  185. return 0;
  186. }
  187. static u32 phyread(struct zynq_gem_priv *priv, u32 phy_addr,
  188. u32 regnum, u16 *val)
  189. {
  190. u32 ret;
  191. ret = phy_setup_op(priv, phy_addr, regnum,
  192. ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
  193. if (!ret)
  194. debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
  195. phy_addr, regnum, *val);
  196. return ret;
  197. }
  198. static u32 phywrite(struct zynq_gem_priv *priv, u32 phy_addr,
  199. u32 regnum, u16 data)
  200. {
  201. debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
  202. regnum, data);
  203. return phy_setup_op(priv, phy_addr, regnum,
  204. ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
  205. }
  206. static int phy_detection(struct udevice *dev)
  207. {
  208. int i;
  209. u16 phyreg;
  210. struct zynq_gem_priv *priv = dev->priv;
  211. if (priv->phyaddr != -1) {
  212. phyread(priv, priv->phyaddr, PHY_DETECT_REG, &phyreg);
  213. if ((phyreg != 0xFFFF) &&
  214. ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
  215. /* Found a valid PHY address */
  216. debug("Default phy address %d is valid\n",
  217. priv->phyaddr);
  218. return 0;
  219. } else {
  220. debug("PHY address is not setup correctly %d\n",
  221. priv->phyaddr);
  222. priv->phyaddr = -1;
  223. }
  224. }
  225. debug("detecting phy address\n");
  226. if (priv->phyaddr == -1) {
  227. /* detect the PHY address */
  228. for (i = 31; i >= 0; i--) {
  229. phyread(priv, i, PHY_DETECT_REG, &phyreg);
  230. if ((phyreg != 0xFFFF) &&
  231. ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
  232. /* Found a valid PHY address */
  233. priv->phyaddr = i;
  234. debug("Found valid phy address, %d\n", i);
  235. return 0;
  236. }
  237. }
  238. }
  239. printf("PHY is not detected\n");
  240. return -1;
  241. }
  242. static int zynq_gem_setup_mac(struct udevice *dev)
  243. {
  244. u32 i, macaddrlow, macaddrhigh;
  245. struct eth_pdata *pdata = dev_get_platdata(dev);
  246. struct zynq_gem_priv *priv = dev_get_priv(dev);
  247. struct zynq_gem_regs *regs = priv->iobase;
  248. /* Set the MAC bits [31:0] in BOT */
  249. macaddrlow = pdata->enetaddr[0];
  250. macaddrlow |= pdata->enetaddr[1] << 8;
  251. macaddrlow |= pdata->enetaddr[2] << 16;
  252. macaddrlow |= pdata->enetaddr[3] << 24;
  253. /* Set MAC bits [47:32] in TOP */
  254. macaddrhigh = pdata->enetaddr[4];
  255. macaddrhigh |= pdata->enetaddr[5] << 8;
  256. for (i = 0; i < 4; i++) {
  257. writel(0, &regs->laddr[i][LADDR_LOW]);
  258. writel(0, &regs->laddr[i][LADDR_HIGH]);
  259. /* Do not use MATCHx register */
  260. writel(0, &regs->match[i]);
  261. }
  262. writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
  263. writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
  264. return 0;
  265. }
  266. static int zynq_phy_init(struct udevice *dev)
  267. {
  268. int ret;
  269. struct zynq_gem_priv *priv = dev_get_priv(dev);
  270. struct zynq_gem_regs *regs = priv->iobase;
  271. const u32 supported = SUPPORTED_10baseT_Half |
  272. SUPPORTED_10baseT_Full |
  273. SUPPORTED_100baseT_Half |
  274. SUPPORTED_100baseT_Full |
  275. SUPPORTED_1000baseT_Half |
  276. SUPPORTED_1000baseT_Full;
  277. /* Enable only MDIO bus */
  278. writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, &regs->nwctrl);
  279. if ((priv->interface != PHY_INTERFACE_MODE_SGMII) &&
  280. (priv->interface != PHY_INTERFACE_MODE_GMII)) {
  281. ret = phy_detection(dev);
  282. if (ret) {
  283. printf("GEM PHY init failed\n");
  284. return ret;
  285. }
  286. }
  287. priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev,
  288. priv->interface);
  289. if (!priv->phydev)
  290. return -ENODEV;
  291. priv->phydev->supported &= supported | ADVERTISED_Pause |
  292. ADVERTISED_Asym_Pause;
  293. priv->phydev->advertising = priv->phydev->supported;
  294. if (priv->phy_of_handle > 0)
  295. dev_set_of_offset(priv->phydev->dev, priv->phy_of_handle);
  296. return phy_config(priv->phydev);
  297. }
  298. static int zynq_gem_init(struct udevice *dev)
  299. {
  300. u32 i, nwconfig;
  301. int ret;
  302. unsigned long clk_rate = 0;
  303. struct zynq_gem_priv *priv = dev_get_priv(dev);
  304. struct zynq_gem_regs *regs = priv->iobase;
  305. struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
  306. struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
  307. if (!priv->init) {
  308. /* Disable all interrupts */
  309. writel(0xFFFFFFFF, &regs->idr);
  310. /* Disable the receiver & transmitter */
  311. writel(0, &regs->nwctrl);
  312. writel(0, &regs->txsr);
  313. writel(0, &regs->rxsr);
  314. writel(0, &regs->phymntnc);
  315. /* Clear the Hash registers for the mac address
  316. * pointed by AddressPtr
  317. */
  318. writel(0x0, &regs->hashl);
  319. /* Write bits [63:32] in TOP */
  320. writel(0x0, &regs->hashh);
  321. /* Clear all counters */
  322. for (i = 0; i < STAT_SIZE; i++)
  323. readl(&regs->stat[i]);
  324. /* Setup RxBD space */
  325. memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
  326. for (i = 0; i < RX_BUF; i++) {
  327. priv->rx_bd[i].status = 0xF0000000;
  328. priv->rx_bd[i].addr =
  329. ((ulong)(priv->rxbuffers) +
  330. (i * PKTSIZE_ALIGN));
  331. }
  332. /* WRAP bit to last BD */
  333. priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
  334. /* Write RxBDs to IP */
  335. writel((ulong)priv->rx_bd, &regs->rxqbase);
  336. /* Setup for DMA Configuration register */
  337. writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
  338. /* Setup for Network Control register, MDIO, Rx and Tx enable */
  339. setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
  340. /* Disable the second priority queue */
  341. dummy_tx_bd->addr = 0;
  342. dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
  343. ZYNQ_GEM_TXBUF_LAST_MASK|
  344. ZYNQ_GEM_TXBUF_USED_MASK;
  345. dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
  346. ZYNQ_GEM_RXBUF_NEW_MASK;
  347. dummy_rx_bd->status = 0;
  348. writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
  349. writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
  350. priv->init++;
  351. }
  352. ret = phy_startup(priv->phydev);
  353. if (ret)
  354. return ret;
  355. if (!priv->phydev->link) {
  356. printf("%s: No link.\n", priv->phydev->dev->name);
  357. return -1;
  358. }
  359. nwconfig = ZYNQ_GEM_NWCFG_INIT;
  360. /*
  361. * Set SGMII enable PCS selection only if internal PCS/PMA
  362. * core is used and interface is SGMII.
  363. */
  364. if (priv->interface == PHY_INTERFACE_MODE_SGMII &&
  365. priv->int_pcs) {
  366. nwconfig |= ZYNQ_GEM_NWCFG_SGMII_ENBL |
  367. ZYNQ_GEM_NWCFG_PCS_SEL;
  368. #ifdef CONFIG_ARM64
  369. writel(readl(&regs->pcscntrl) | ZYNQ_GEM_PCS_CTL_ANEG_ENBL,
  370. &regs->pcscntrl);
  371. #endif
  372. }
  373. switch (priv->phydev->speed) {
  374. case SPEED_1000:
  375. writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED1000,
  376. &regs->nwcfg);
  377. clk_rate = ZYNQ_GEM_FREQUENCY_1000;
  378. break;
  379. case SPEED_100:
  380. writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED100,
  381. &regs->nwcfg);
  382. clk_rate = ZYNQ_GEM_FREQUENCY_100;
  383. break;
  384. case SPEED_10:
  385. clk_rate = ZYNQ_GEM_FREQUENCY_10;
  386. break;
  387. }
  388. ret = clk_set_rate(&priv->clk, clk_rate);
  389. if (IS_ERR_VALUE(ret) && ret != (unsigned long)-ENOSYS) {
  390. dev_err(dev, "failed to set tx clock rate\n");
  391. return ret;
  392. }
  393. ret = clk_enable(&priv->clk);
  394. if (ret && ret != -ENOSYS) {
  395. dev_err(dev, "failed to enable tx clock\n");
  396. return ret;
  397. }
  398. setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
  399. ZYNQ_GEM_NWCTRL_TXEN_MASK);
  400. return 0;
  401. }
  402. static int zynq_gem_send(struct udevice *dev, void *ptr, int len)
  403. {
  404. u32 addr, size;
  405. struct zynq_gem_priv *priv = dev_get_priv(dev);
  406. struct zynq_gem_regs *regs = priv->iobase;
  407. struct emac_bd *current_bd = &priv->tx_bd[1];
  408. /* Setup Tx BD */
  409. memset(priv->tx_bd, 0, sizeof(struct emac_bd));
  410. priv->tx_bd->addr = (ulong)ptr;
  411. priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
  412. ZYNQ_GEM_TXBUF_LAST_MASK;
  413. /* Dummy descriptor to mark it as the last in descriptor chain */
  414. current_bd->addr = 0x0;
  415. current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
  416. ZYNQ_GEM_TXBUF_LAST_MASK|
  417. ZYNQ_GEM_TXBUF_USED_MASK;
  418. /* setup BD */
  419. writel((ulong)priv->tx_bd, &regs->txqbase);
  420. addr = (ulong) ptr;
  421. addr &= ~(ARCH_DMA_MINALIGN - 1);
  422. size = roundup(len, ARCH_DMA_MINALIGN);
  423. flush_dcache_range(addr, addr + size);
  424. addr = (ulong)priv->rxbuffers;
  425. addr &= ~(ARCH_DMA_MINALIGN - 1);
  426. size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN);
  427. flush_dcache_range(addr, addr + size);
  428. barrier();
  429. /* Start transmit */
  430. setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
  431. /* Read TX BD status */
  432. if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
  433. printf("TX buffers exhausted in mid frame\n");
  434. return wait_for_bit_le32(&regs->txsr, ZYNQ_GEM_TSR_DONE,
  435. true, 20000, true);
  436. }
  437. /* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
  438. static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp)
  439. {
  440. int frame_len;
  441. u32 addr;
  442. struct zynq_gem_priv *priv = dev_get_priv(dev);
  443. struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
  444. if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
  445. return -1;
  446. if (!(current_bd->status &
  447. (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
  448. printf("GEM: SOF or EOF not set for last buffer received!\n");
  449. return -1;
  450. }
  451. frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
  452. if (!frame_len) {
  453. printf("%s: Zero size packet?\n", __func__);
  454. return -1;
  455. }
  456. addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
  457. addr &= ~(ARCH_DMA_MINALIGN - 1);
  458. *packetp = (uchar *)(uintptr_t)addr;
  459. return frame_len;
  460. }
  461. static int zynq_gem_free_pkt(struct udevice *dev, uchar *packet, int length)
  462. {
  463. struct zynq_gem_priv *priv = dev_get_priv(dev);
  464. struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
  465. struct emac_bd *first_bd;
  466. if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) {
  467. priv->rx_first_buf = priv->rxbd_current;
  468. } else {
  469. current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
  470. current_bd->status = 0xF0000000; /* FIXME */
  471. }
  472. if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
  473. first_bd = &priv->rx_bd[priv->rx_first_buf];
  474. first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
  475. first_bd->status = 0xF0000000;
  476. }
  477. if ((++priv->rxbd_current) >= RX_BUF)
  478. priv->rxbd_current = 0;
  479. return 0;
  480. }
  481. static void zynq_gem_halt(struct udevice *dev)
  482. {
  483. struct zynq_gem_priv *priv = dev_get_priv(dev);
  484. struct zynq_gem_regs *regs = priv->iobase;
  485. clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
  486. ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
  487. }
  488. __weak int zynq_board_read_rom_ethaddr(unsigned char *ethaddr)
  489. {
  490. return -ENOSYS;
  491. }
  492. static int zynq_gem_read_rom_mac(struct udevice *dev)
  493. {
  494. struct eth_pdata *pdata = dev_get_platdata(dev);
  495. if (!pdata)
  496. return -ENOSYS;
  497. return zynq_board_read_rom_ethaddr(pdata->enetaddr);
  498. }
  499. static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr,
  500. int devad, int reg)
  501. {
  502. struct zynq_gem_priv *priv = bus->priv;
  503. int ret;
  504. u16 val;
  505. ret = phyread(priv, addr, reg, &val);
  506. debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret);
  507. return val;
  508. }
  509. static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad,
  510. int reg, u16 value)
  511. {
  512. struct zynq_gem_priv *priv = bus->priv;
  513. debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value);
  514. return phywrite(priv, addr, reg, value);
  515. }
  516. static int zynq_gem_probe(struct udevice *dev)
  517. {
  518. void *bd_space;
  519. struct zynq_gem_priv *priv = dev_get_priv(dev);
  520. int ret;
  521. /* Align rxbuffers to ARCH_DMA_MINALIGN */
  522. priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
  523. memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
  524. /* Align bd_space to MMU_SECTION_SHIFT */
  525. bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
  526. mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
  527. BD_SPACE, DCACHE_OFF);
  528. /* Initialize the bd spaces for tx and rx bd's */
  529. priv->tx_bd = (struct emac_bd *)bd_space;
  530. priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
  531. ret = clk_get_by_name(dev, "tx_clk", &priv->clk);
  532. if (ret < 0) {
  533. dev_err(dev, "failed to get clock\n");
  534. return -EINVAL;
  535. }
  536. priv->bus = mdio_alloc();
  537. priv->bus->read = zynq_gem_miiphy_read;
  538. priv->bus->write = zynq_gem_miiphy_write;
  539. priv->bus->priv = priv;
  540. ret = mdio_register_seq(priv->bus, dev->seq);
  541. if (ret)
  542. return ret;
  543. return zynq_phy_init(dev);
  544. }
  545. static int zynq_gem_remove(struct udevice *dev)
  546. {
  547. struct zynq_gem_priv *priv = dev_get_priv(dev);
  548. free(priv->phydev);
  549. mdio_unregister(priv->bus);
  550. mdio_free(priv->bus);
  551. return 0;
  552. }
  553. static const struct eth_ops zynq_gem_ops = {
  554. .start = zynq_gem_init,
  555. .send = zynq_gem_send,
  556. .recv = zynq_gem_recv,
  557. .free_pkt = zynq_gem_free_pkt,
  558. .stop = zynq_gem_halt,
  559. .write_hwaddr = zynq_gem_setup_mac,
  560. .read_rom_hwaddr = zynq_gem_read_rom_mac,
  561. };
  562. static int zynq_gem_ofdata_to_platdata(struct udevice *dev)
  563. {
  564. struct eth_pdata *pdata = dev_get_platdata(dev);
  565. struct zynq_gem_priv *priv = dev_get_priv(dev);
  566. int node = dev_of_offset(dev);
  567. const char *phy_mode;
  568. pdata->iobase = (phys_addr_t)devfdt_get_addr(dev);
  569. priv->iobase = (struct zynq_gem_regs *)pdata->iobase;
  570. /* Hardcode for now */
  571. priv->phyaddr = -1;
  572. priv->phy_of_handle = fdtdec_lookup_phandle(gd->fdt_blob, node,
  573. "phy-handle");
  574. if (priv->phy_of_handle > 0)
  575. priv->phyaddr = fdtdec_get_int(gd->fdt_blob,
  576. priv->phy_of_handle, "reg", -1);
  577. phy_mode = fdt_getprop(gd->fdt_blob, node, "phy-mode", NULL);
  578. if (phy_mode)
  579. pdata->phy_interface = phy_get_interface_by_name(phy_mode);
  580. if (pdata->phy_interface == -1) {
  581. debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
  582. return -EINVAL;
  583. }
  584. priv->interface = pdata->phy_interface;
  585. priv->int_pcs = fdtdec_get_bool(gd->fdt_blob, node,
  586. "is-internal-pcspma");
  587. printf("ZYNQ GEM: %lx, phyaddr %x, interface %s\n", (ulong)priv->iobase,
  588. priv->phyaddr, phy_string_for_interface(priv->interface));
  589. return 0;
  590. }
  591. static const struct udevice_id zynq_gem_ids[] = {
  592. { .compatible = "cdns,zynqmp-gem" },
  593. { .compatible = "cdns,zynq-gem" },
  594. { .compatible = "cdns,gem" },
  595. { }
  596. };
  597. U_BOOT_DRIVER(zynq_gem) = {
  598. .name = "zynq_gem",
  599. .id = UCLASS_ETH,
  600. .of_match = zynq_gem_ids,
  601. .ofdata_to_platdata = zynq_gem_ofdata_to_platdata,
  602. .probe = zynq_gem_probe,
  603. .remove = zynq_gem_remove,
  604. .ops = &zynq_gem_ops,
  605. .priv_auto_alloc_size = sizeof(struct zynq_gem_priv),
  606. .platdata_auto_alloc_size = sizeof(struct eth_pdata),
  607. };