mx51evk.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466
  1. /*
  2. * (C) Copyright 2009 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/io.h>
  24. #include <asm/arch/imx-regs.h>
  25. #include <asm/arch/mx5x_pins.h>
  26. #include <asm/arch/iomux.h>
  27. #include <asm/errno.h>
  28. #include <asm/arch/sys_proto.h>
  29. #include <asm/arch/crm_regs.h>
  30. #include <i2c.h>
  31. #include <mmc.h>
  32. #include <fsl_esdhc.h>
  33. #include <fsl_pmic.h>
  34. #include <mc13892.h>
  35. DECLARE_GLOBAL_DATA_PTR;
  36. static u32 system_rev;
  37. #ifdef CONFIG_FSL_ESDHC
  38. struct fsl_esdhc_cfg esdhc_cfg[2] = {
  39. {MMC_SDHC1_BASE_ADDR, 1},
  40. {MMC_SDHC2_BASE_ADDR, 1},
  41. };
  42. #endif
  43. u32 get_board_rev(void)
  44. {
  45. return system_rev;
  46. }
  47. int dram_init(void)
  48. {
  49. /* dram_init must store complete ramsize in gd->ram_size */
  50. gd->ram_size = get_ram_size((volatile void *)CONFIG_SYS_SDRAM_BASE,
  51. PHYS_SDRAM_1_SIZE);
  52. return 0;
  53. }
  54. static void setup_iomux_uart(void)
  55. {
  56. unsigned int pad = PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
  57. PAD_CTL_PUE_PULL | PAD_CTL_DRV_HIGH;
  58. mxc_request_iomux(MX51_PIN_UART1_RXD, IOMUX_CONFIG_ALT0);
  59. mxc_iomux_set_pad(MX51_PIN_UART1_RXD, pad | PAD_CTL_SRE_FAST);
  60. mxc_request_iomux(MX51_PIN_UART1_TXD, IOMUX_CONFIG_ALT0);
  61. mxc_iomux_set_pad(MX51_PIN_UART1_TXD, pad | PAD_CTL_SRE_FAST);
  62. mxc_request_iomux(MX51_PIN_UART1_RTS, IOMUX_CONFIG_ALT0);
  63. mxc_iomux_set_pad(MX51_PIN_UART1_RTS, pad);
  64. mxc_request_iomux(MX51_PIN_UART1_CTS, IOMUX_CONFIG_ALT0);
  65. mxc_iomux_set_pad(MX51_PIN_UART1_CTS, pad);
  66. }
  67. static void setup_iomux_fec(void)
  68. {
  69. /*FEC_MDIO*/
  70. mxc_request_iomux(MX51_PIN_EIM_EB2 , IOMUX_CONFIG_ALT3);
  71. mxc_iomux_set_pad(MX51_PIN_EIM_EB2 , 0x1FD);
  72. /*FEC_MDC*/
  73. mxc_request_iomux(MX51_PIN_NANDF_CS3, IOMUX_CONFIG_ALT2);
  74. mxc_iomux_set_pad(MX51_PIN_NANDF_CS3, 0x2004);
  75. /* FEC RDATA[3] */
  76. mxc_request_iomux(MX51_PIN_EIM_CS3, IOMUX_CONFIG_ALT3);
  77. mxc_iomux_set_pad(MX51_PIN_EIM_CS3, 0x180);
  78. /* FEC RDATA[2] */
  79. mxc_request_iomux(MX51_PIN_EIM_CS2, IOMUX_CONFIG_ALT3);
  80. mxc_iomux_set_pad(MX51_PIN_EIM_CS2, 0x180);
  81. /* FEC RDATA[1] */
  82. mxc_request_iomux(MX51_PIN_EIM_EB3, IOMUX_CONFIG_ALT3);
  83. mxc_iomux_set_pad(MX51_PIN_EIM_EB3, 0x180);
  84. /* FEC RDATA[0] */
  85. mxc_request_iomux(MX51_PIN_NANDF_D9, IOMUX_CONFIG_ALT2);
  86. mxc_iomux_set_pad(MX51_PIN_NANDF_D9, 0x2180);
  87. /* FEC TDATA[3] */
  88. mxc_request_iomux(MX51_PIN_NANDF_CS6, IOMUX_CONFIG_ALT2);
  89. mxc_iomux_set_pad(MX51_PIN_NANDF_CS6, 0x2004);
  90. /* FEC TDATA[2] */
  91. mxc_request_iomux(MX51_PIN_NANDF_CS5, IOMUX_CONFIG_ALT2);
  92. mxc_iomux_set_pad(MX51_PIN_NANDF_CS5, 0x2004);
  93. /* FEC TDATA[1] */
  94. mxc_request_iomux(MX51_PIN_NANDF_CS4, IOMUX_CONFIG_ALT2);
  95. mxc_iomux_set_pad(MX51_PIN_NANDF_CS4, 0x2004);
  96. /* FEC TDATA[0] */
  97. mxc_request_iomux(MX51_PIN_NANDF_D8, IOMUX_CONFIG_ALT2);
  98. mxc_iomux_set_pad(MX51_PIN_NANDF_D8, 0x2004);
  99. /* FEC TX_EN */
  100. mxc_request_iomux(MX51_PIN_NANDF_CS7, IOMUX_CONFIG_ALT1);
  101. mxc_iomux_set_pad(MX51_PIN_NANDF_CS7, 0x2004);
  102. /* FEC TX_ER */
  103. mxc_request_iomux(MX51_PIN_NANDF_CS2, IOMUX_CONFIG_ALT2);
  104. mxc_iomux_set_pad(MX51_PIN_NANDF_CS2, 0x2004);
  105. /* FEC TX_CLK */
  106. mxc_request_iomux(MX51_PIN_NANDF_RDY_INT, IOMUX_CONFIG_ALT1);
  107. mxc_iomux_set_pad(MX51_PIN_NANDF_RDY_INT, 0x2180);
  108. /* FEC TX_COL */
  109. mxc_request_iomux(MX51_PIN_NANDF_RB2, IOMUX_CONFIG_ALT1);
  110. mxc_iomux_set_pad(MX51_PIN_NANDF_RB2, 0x2180);
  111. /* FEC RX_CLK */
  112. mxc_request_iomux(MX51_PIN_NANDF_RB3, IOMUX_CONFIG_ALT1);
  113. mxc_iomux_set_pad(MX51_PIN_NANDF_RB3, 0x2180);
  114. /* FEC RX_CRS */
  115. mxc_request_iomux(MX51_PIN_EIM_CS5, IOMUX_CONFIG_ALT3);
  116. mxc_iomux_set_pad(MX51_PIN_EIM_CS5, 0x180);
  117. /* FEC RX_ER */
  118. mxc_request_iomux(MX51_PIN_EIM_CS4, IOMUX_CONFIG_ALT3);
  119. mxc_iomux_set_pad(MX51_PIN_EIM_CS4, 0x180);
  120. /* FEC RX_DV */
  121. mxc_request_iomux(MX51_PIN_NANDF_D11, IOMUX_CONFIG_ALT2);
  122. mxc_iomux_set_pad(MX51_PIN_NANDF_D11, 0x2180);
  123. }
  124. #ifdef CONFIG_MXC_SPI
  125. static void setup_iomux_spi(void)
  126. {
  127. /* 000: Select mux mode: ALT0 mux port: MOSI of instance: ecspi1 */
  128. mxc_request_iomux(MX51_PIN_CSPI1_MOSI, IOMUX_CONFIG_ALT0);
  129. mxc_iomux_set_pad(MX51_PIN_CSPI1_MOSI, 0x105);
  130. /* 000: Select mux mode: ALT0 mux port: MISO of instance: ecspi1. */
  131. mxc_request_iomux(MX51_PIN_CSPI1_MISO, IOMUX_CONFIG_ALT0);
  132. mxc_iomux_set_pad(MX51_PIN_CSPI1_MISO, 0x105);
  133. /* de-select SS1 of instance: ecspi1. */
  134. mxc_request_iomux(MX51_PIN_CSPI1_SS1, IOMUX_CONFIG_ALT3);
  135. mxc_iomux_set_pad(MX51_PIN_CSPI1_SS1, 0x85);
  136. /* 000: Select mux mode: ALT0 mux port: SS0 ecspi1 */
  137. mxc_request_iomux(MX51_PIN_CSPI1_SS0, IOMUX_CONFIG_ALT0);
  138. mxc_iomux_set_pad(MX51_PIN_CSPI1_SS0, 0x185);
  139. /* 000: Select mux mode: ALT0 mux port: RDY of instance: ecspi1. */
  140. mxc_request_iomux(MX51_PIN_CSPI1_RDY, IOMUX_CONFIG_ALT0);
  141. mxc_iomux_set_pad(MX51_PIN_CSPI1_RDY, 0x180);
  142. /* 000: Select mux mode: ALT0 mux port: SCLK of instance: ecspi1. */
  143. mxc_request_iomux(MX51_PIN_CSPI1_SCLK, IOMUX_CONFIG_ALT0);
  144. mxc_iomux_set_pad(MX51_PIN_CSPI1_SCLK, 0x105);
  145. }
  146. #endif
  147. static void power_init(void)
  148. {
  149. unsigned int val;
  150. unsigned int reg;
  151. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)MXC_CCM_BASE;
  152. /* Write needed to Power Gate 2 register */
  153. val = pmic_reg_read(REG_POWER_MISC);
  154. val &= ~PWGT2SPIEN;
  155. pmic_reg_write(REG_POWER_MISC, val);
  156. /* Externally powered */
  157. val = pmic_reg_read(REG_CHARGE);
  158. val |= ICHRG0 | ICHRG1 | ICHRG2 | ICHRG3 | CHGAUTOB;
  159. pmic_reg_write(REG_CHARGE, val);
  160. /* power up the system first */
  161. pmic_reg_write(REG_POWER_MISC, PWUP);
  162. /* Set core voltage to 1.1V */
  163. val = pmic_reg_read(REG_SW_0);
  164. val = (val & (~0x1F)) | 0x14;
  165. pmic_reg_write(REG_SW_0, val);
  166. /* Setup VCC (SW2) to 1.25 */
  167. val = pmic_reg_read(REG_SW_1);
  168. val = (val & (~0x1F)) | 0x1A;
  169. pmic_reg_write(REG_SW_1, val);
  170. /* Setup 1V2_DIG1 (SW3) to 1.25 */
  171. val = pmic_reg_read(REG_SW_2);
  172. val = (val & (~0x1F)) | 0x1A;
  173. pmic_reg_write(REG_SW_2, val);
  174. udelay(50);
  175. /* Raise the core frequency to 800MHz */
  176. writel(0x0, &mxc_ccm->cacrr);
  177. /* Set switchers in Auto in NORMAL mode & STANDBY mode */
  178. /* Setup the switcher mode for SW1 & SW2*/
  179. val = pmic_reg_read(REG_SW_4);
  180. val = (val & ~((SWMODE_MASK << SWMODE1_SHIFT) |
  181. (SWMODE_MASK << SWMODE2_SHIFT)));
  182. val |= (SWMODE_AUTO_AUTO << SWMODE1_SHIFT) |
  183. (SWMODE_AUTO_AUTO << SWMODE2_SHIFT);
  184. pmic_reg_write(REG_SW_4, val);
  185. /* Setup the switcher mode for SW3 & SW4 */
  186. val = pmic_reg_read(REG_SW_5);
  187. val = (val & ~((SWMODE_MASK << SWMODE3_SHIFT) |
  188. (SWMODE_MASK << SWMODE4_SHIFT)));
  189. val |= (SWMODE_AUTO_AUTO << SWMODE3_SHIFT) |
  190. (SWMODE_AUTO_AUTO << SWMODE4_SHIFT);
  191. pmic_reg_write(REG_SW_5, val);
  192. /* Set VDIG to 1.65V, VGEN3 to 1.8V, VCAM to 2.6V */
  193. val = pmic_reg_read(REG_SETTING_0);
  194. val &= ~(VCAM_MASK | VGEN3_MASK | VDIG_MASK);
  195. val |= VDIG_1_65 | VGEN3_1_8 | VCAM_2_6;
  196. pmic_reg_write(REG_SETTING_0, val);
  197. /* Set VVIDEO to 2.775V, VAUDIO to 3V, VSD to 3.15V */
  198. val = pmic_reg_read(REG_SETTING_1);
  199. val &= ~(VVIDEO_MASK | VSD_MASK | VAUDIO_MASK);
  200. val |= VSD_3_15 | VAUDIO_3_0 | VVIDEO_2_775;
  201. pmic_reg_write(REG_SETTING_1, val);
  202. /* Configure VGEN3 and VCAM regulators to use external PNP */
  203. val = VGEN3CONFIG | VCAMCONFIG;
  204. pmic_reg_write(REG_MODE_1, val);
  205. udelay(200);
  206. reg = readl(GPIO2_BASE_ADDR + 0x0);
  207. reg &= ~0x4000; /* Lower reset line */
  208. writel(reg, GPIO2_BASE_ADDR + 0x0);
  209. reg = readl(GPIO2_BASE_ADDR + 0x4);
  210. reg |= 0x4000; /* configure GPIO lines as output */
  211. writel(reg, GPIO2_BASE_ADDR + 0x4);
  212. /* Reset the ethernet controller over GPIO */
  213. writel(0x1, IOMUXC_BASE_ADDR + 0x0AC);
  214. /* Enable VGEN3, VCAM, VAUDIO, VVIDEO, VSD regulators */
  215. val = VGEN3EN | VGEN3CONFIG | VCAMEN | VCAMCONFIG |
  216. VVIDEOEN | VAUDIOEN | VSDEN;
  217. pmic_reg_write(REG_MODE_1, val);
  218. udelay(500);
  219. reg = readl(GPIO2_BASE_ADDR + 0x0);
  220. reg |= 0x4000;
  221. writel(reg, GPIO2_BASE_ADDR + 0x0);
  222. }
  223. #ifdef CONFIG_FSL_ESDHC
  224. int board_mmc_getcd(u8 *cd, struct mmc *mmc)
  225. {
  226. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  227. if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
  228. *cd = readl(GPIO1_BASE_ADDR) & 0x01;
  229. else
  230. *cd = readl(GPIO1_BASE_ADDR) & 0x40;
  231. return 0;
  232. }
  233. int board_mmc_init(bd_t *bis)
  234. {
  235. u32 index;
  236. s32 status = 0;
  237. for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM;
  238. index++) {
  239. switch (index) {
  240. case 0:
  241. mxc_request_iomux(MX51_PIN_SD1_CMD,
  242. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  243. mxc_request_iomux(MX51_PIN_SD1_CLK,
  244. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  245. mxc_request_iomux(MX51_PIN_SD1_DATA0,
  246. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  247. mxc_request_iomux(MX51_PIN_SD1_DATA1,
  248. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  249. mxc_request_iomux(MX51_PIN_SD1_DATA2,
  250. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  251. mxc_request_iomux(MX51_PIN_SD1_DATA3,
  252. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  253. mxc_iomux_set_pad(MX51_PIN_SD1_CMD,
  254. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  255. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  256. PAD_CTL_PUE_PULL |
  257. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  258. mxc_iomux_set_pad(MX51_PIN_SD1_CLK,
  259. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  260. PAD_CTL_HYS_NONE | PAD_CTL_47K_PU |
  261. PAD_CTL_PUE_PULL |
  262. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  263. mxc_iomux_set_pad(MX51_PIN_SD1_DATA0,
  264. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  265. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  266. PAD_CTL_PUE_PULL |
  267. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  268. mxc_iomux_set_pad(MX51_PIN_SD1_DATA1,
  269. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  270. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  271. PAD_CTL_PUE_PULL |
  272. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  273. mxc_iomux_set_pad(MX51_PIN_SD1_DATA2,
  274. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  275. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  276. PAD_CTL_PUE_PULL |
  277. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  278. mxc_iomux_set_pad(MX51_PIN_SD1_DATA3,
  279. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  280. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PD |
  281. PAD_CTL_PUE_PULL |
  282. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  283. mxc_request_iomux(MX51_PIN_GPIO1_0,
  284. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  285. mxc_iomux_set_pad(MX51_PIN_GPIO1_0,
  286. PAD_CTL_HYS_ENABLE);
  287. mxc_request_iomux(MX51_PIN_GPIO1_1,
  288. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  289. mxc_iomux_set_pad(MX51_PIN_GPIO1_1,
  290. PAD_CTL_HYS_ENABLE);
  291. break;
  292. case 1:
  293. mxc_request_iomux(MX51_PIN_SD2_CMD,
  294. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  295. mxc_request_iomux(MX51_PIN_SD2_CLK,
  296. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  297. mxc_request_iomux(MX51_PIN_SD2_DATA0,
  298. IOMUX_CONFIG_ALT0);
  299. mxc_request_iomux(MX51_PIN_SD2_DATA1,
  300. IOMUX_CONFIG_ALT0);
  301. mxc_request_iomux(MX51_PIN_SD2_DATA2,
  302. IOMUX_CONFIG_ALT0);
  303. mxc_request_iomux(MX51_PIN_SD2_DATA3,
  304. IOMUX_CONFIG_ALT0);
  305. mxc_iomux_set_pad(MX51_PIN_SD2_CMD,
  306. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  307. PAD_CTL_SRE_FAST);
  308. mxc_iomux_set_pad(MX51_PIN_SD2_CLK,
  309. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  310. PAD_CTL_SRE_FAST);
  311. mxc_iomux_set_pad(MX51_PIN_SD2_DATA0,
  312. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  313. PAD_CTL_SRE_FAST);
  314. mxc_iomux_set_pad(MX51_PIN_SD2_DATA1,
  315. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  316. PAD_CTL_SRE_FAST);
  317. mxc_iomux_set_pad(MX51_PIN_SD2_DATA2,
  318. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  319. PAD_CTL_SRE_FAST);
  320. mxc_iomux_set_pad(MX51_PIN_SD2_DATA3,
  321. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  322. PAD_CTL_SRE_FAST);
  323. mxc_request_iomux(MX51_PIN_SD2_CMD,
  324. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  325. mxc_request_iomux(MX51_PIN_GPIO1_6,
  326. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  327. mxc_iomux_set_pad(MX51_PIN_GPIO1_6,
  328. PAD_CTL_HYS_ENABLE);
  329. mxc_request_iomux(MX51_PIN_GPIO1_5,
  330. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  331. mxc_iomux_set_pad(MX51_PIN_GPIO1_5,
  332. PAD_CTL_HYS_ENABLE);
  333. break;
  334. default:
  335. printf("Warning: you configured more ESDHC controller"
  336. "(%d) as supported by the board(2)\n",
  337. CONFIG_SYS_FSL_ESDHC_NUM);
  338. return status;
  339. }
  340. status |= fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
  341. }
  342. return status;
  343. }
  344. #endif
  345. int board_init(void)
  346. {
  347. system_rev = get_cpu_rev();
  348. gd->bd->bi_arch_number = MACH_TYPE_MX51_BABBAGE;
  349. /* address of boot parameters */
  350. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  351. setup_iomux_uart();
  352. setup_iomux_fec();
  353. return 0;
  354. }
  355. #ifdef BOARD_LATE_INIT
  356. int board_late_init(void)
  357. {
  358. #ifdef CONFIG_MXC_SPI
  359. setup_iomux_spi();
  360. power_init();
  361. #endif
  362. return 0;
  363. }
  364. #endif
  365. int checkboard(void)
  366. {
  367. puts("Board: MX51EVK ");
  368. switch (system_rev & 0xff) {
  369. case CHIP_REV_3_0:
  370. puts("3.0 [");
  371. break;
  372. case CHIP_REV_2_5:
  373. puts("2.5 [");
  374. break;
  375. case CHIP_REV_2_0:
  376. puts("2.0 [");
  377. break;
  378. case CHIP_REV_1_1:
  379. puts("1.1 [");
  380. break;
  381. case CHIP_REV_1_0:
  382. default:
  383. puts("1.0 [");
  384. break;
  385. }
  386. switch (__raw_readl(SRC_BASE_ADDR + 0x8)) {
  387. case 0x0001:
  388. puts("POR");
  389. break;
  390. case 0x0009:
  391. puts("RST");
  392. break;
  393. case 0x0010:
  394. case 0x0011:
  395. puts("WDOG");
  396. break;
  397. default:
  398. puts("unknown");
  399. }
  400. puts("]\n");
  401. return 0;
  402. }