broadcom.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288
  1. /*
  2. * Broadcom PHY drivers
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of
  7. * the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. *
  19. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  20. * author Andy Fleming
  21. *
  22. */
  23. #include <config.h>
  24. #include <common.h>
  25. #include <phy.h>
  26. /* Broadcom BCM54xx -- taken from linux sungem_phy */
  27. #define MIIM_BCM54xx_AUXCNTL 0x18
  28. #define MIIM_BCM54xx_AUXCNTL_ENCODE(val) (((val & 0x7) << 12)|(val & 0x7))
  29. #define MIIM_BCM54xx_AUXSTATUS 0x19
  30. #define MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK 0x0700
  31. #define MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT 8
  32. #define MIIM_BCM54XX_SHD 0x1c
  33. #define MIIM_BCM54XX_SHD_WRITE 0x8000
  34. #define MIIM_BCM54XX_SHD_VAL(x) ((x & 0x1f) << 10)
  35. #define MIIM_BCM54XX_SHD_DATA(x) ((x & 0x3ff) << 0)
  36. #define MIIM_BCM54XX_SHD_WR_ENCODE(val, data) \
  37. (MIIM_BCM54XX_SHD_WRITE | MIIM_BCM54XX_SHD_VAL(val) | \
  38. MIIM_BCM54XX_SHD_DATA(data))
  39. #define MIIM_BCM54XX_EXP_DATA 0x15 /* Expansion register data */
  40. #define MIIM_BCM54XX_EXP_SEL 0x17 /* Expansion register select */
  41. #define MIIM_BCM54XX_EXP_SEL_SSD 0x0e00 /* Secondary SerDes select */
  42. #define MIIM_BCM54XX_EXP_SEL_ER 0x0f00 /* Expansion register select */
  43. /* Broadcom BCM5461S */
  44. static int bcm5461_config(struct phy_device *phydev)
  45. {
  46. genphy_config_aneg(phydev);
  47. phy_reset(phydev);
  48. return 0;
  49. }
  50. static int bcm54xx_parse_status(struct phy_device *phydev)
  51. {
  52. unsigned int mii_reg;
  53. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXSTATUS);
  54. switch ((mii_reg & MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK) >>
  55. MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT) {
  56. case 1:
  57. phydev->duplex = DUPLEX_HALF;
  58. phydev->speed = SPEED_10;
  59. break;
  60. case 2:
  61. phydev->duplex = DUPLEX_FULL;
  62. phydev->speed = SPEED_10;
  63. break;
  64. case 3:
  65. phydev->duplex = DUPLEX_HALF;
  66. phydev->speed = SPEED_100;
  67. break;
  68. case 5:
  69. phydev->duplex = DUPLEX_FULL;
  70. phydev->speed = SPEED_100;
  71. break;
  72. case 6:
  73. phydev->duplex = DUPLEX_HALF;
  74. phydev->speed = SPEED_1000;
  75. break;
  76. case 7:
  77. phydev->duplex = DUPLEX_FULL;
  78. phydev->speed = SPEED_1000;
  79. break;
  80. default:
  81. printf("Auto-neg error, defaulting to 10BT/HD\n");
  82. phydev->duplex = DUPLEX_HALF;
  83. phydev->speed = SPEED_10;
  84. break;
  85. }
  86. return 0;
  87. }
  88. static int bcm54xx_startup(struct phy_device *phydev)
  89. {
  90. /* Read the Status (2x to make sure link is right) */
  91. genphy_update_link(phydev);
  92. bcm54xx_parse_status(phydev);
  93. return 0;
  94. }
  95. /* Broadcom BCM5482S */
  96. /*
  97. * "Ethernet@Wirespeed" needs to be enabled to achieve link in certain
  98. * circumstances. eg a gigabit TSEC connected to a gigabit switch with
  99. * a 4-wire ethernet cable. Both ends advertise gigabit, but can't
  100. * link. "Ethernet@Wirespeed" reduces advertised speed until link
  101. * can be achieved.
  102. */
  103. static u32 bcm5482_read_wirespeed(struct phy_device *phydev, u32 reg)
  104. {
  105. return (phy_read(phydev, MDIO_DEVAD_NONE, reg) & 0x8FFF) | 0x8010;
  106. }
  107. static int bcm5482_config(struct phy_device *phydev)
  108. {
  109. unsigned int reg;
  110. /* reset the PHY */
  111. reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR);
  112. reg |= BMCR_RESET;
  113. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, reg);
  114. /* Setup read from auxilary control shadow register 7 */
  115. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL,
  116. MIIM_BCM54xx_AUXCNTL_ENCODE(7));
  117. /* Read Misc Control register and or in Ethernet@Wirespeed */
  118. reg = bcm5482_read_wirespeed(phydev, MIIM_BCM54xx_AUXCNTL);
  119. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL, reg);
  120. /* Initial config/enable of secondary SerDes interface */
  121. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_SHD,
  122. MIIM_BCM54XX_SHD_WR_ENCODE(0x14, 0xf));
  123. /* Write intial value to secondary SerDes Contol */
  124. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_SEL,
  125. MIIM_BCM54XX_EXP_SEL_SSD | 0);
  126. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_DATA,
  127. BMCR_ANRESTART);
  128. /* Enable copper/fiber auto-detect */
  129. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_SHD,
  130. MIIM_BCM54XX_SHD_WR_ENCODE(0x1e, 0x201));
  131. genphy_config_aneg(phydev);
  132. return 0;
  133. }
  134. /*
  135. * Find out if PHY is in copper or serdes mode by looking at Expansion Reg
  136. * 0x42 - "Operating Mode Status Register"
  137. */
  138. static int bcm5482_is_serdes(struct phy_device *phydev)
  139. {
  140. u16 val;
  141. int serdes = 0;
  142. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_SEL,
  143. MIIM_BCM54XX_EXP_SEL_ER | 0x42);
  144. val = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_DATA);
  145. switch (val & 0x1f) {
  146. case 0x0d: /* RGMII-to-100Base-FX */
  147. case 0x0e: /* RGMII-to-SGMII */
  148. case 0x0f: /* RGMII-to-SerDes */
  149. case 0x12: /* SGMII-to-SerDes */
  150. case 0x13: /* SGMII-to-100Base-FX */
  151. case 0x16: /* SerDes-to-Serdes */
  152. serdes = 1;
  153. break;
  154. case 0x6: /* RGMII-to-Copper */
  155. case 0x14: /* SGMII-to-Copper */
  156. case 0x17: /* SerDes-to-Copper */
  157. break;
  158. default:
  159. printf("ERROR, invalid PHY mode (0x%x\n)", val);
  160. break;
  161. }
  162. return serdes;
  163. }
  164. /*
  165. * Determine SerDes link speed and duplex from Expansion reg 0x42 "Operating
  166. * Mode Status Register"
  167. */
  168. static u32 bcm5482_parse_serdes_sr(struct phy_device *phydev)
  169. {
  170. u16 val;
  171. int i = 0;
  172. /* Wait 1s for link - Clause 37 autonegotiation happens very fast */
  173. while (1) {
  174. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_SEL,
  175. MIIM_BCM54XX_EXP_SEL_ER | 0x42);
  176. val = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_DATA);
  177. if (val & 0x8000)
  178. break;
  179. if (i++ > 1000) {
  180. phydev->link = 0;
  181. return 1;
  182. }
  183. udelay(1000); /* 1 ms */
  184. }
  185. phydev->link = 1;
  186. switch ((val >> 13) & 0x3) {
  187. case (0x00):
  188. phydev->speed = 10;
  189. break;
  190. case (0x01):
  191. phydev->speed = 100;
  192. break;
  193. case (0x02):
  194. phydev->speed = 1000;
  195. break;
  196. }
  197. phydev->duplex = (val & 0x1000) == 0x1000;
  198. return 0;
  199. }
  200. /*
  201. * Figure out if BCM5482 is in serdes or copper mode and determine link
  202. * configuration accordingly
  203. */
  204. static int bcm5482_startup(struct phy_device *phydev)
  205. {
  206. if (bcm5482_is_serdes(phydev)) {
  207. bcm5482_parse_serdes_sr(phydev);
  208. phydev->port = PORT_FIBRE;
  209. } else {
  210. /* Wait for auto-negotiation to complete or fail */
  211. genphy_update_link(phydev);
  212. /* Parse BCM54xx copper aux status register */
  213. bcm54xx_parse_status(phydev);
  214. }
  215. return 0;
  216. }
  217. static struct phy_driver BCM5461S_driver = {
  218. .name = "Broadcom BCM5461S",
  219. .uid = 0x2060c0,
  220. .mask = 0xfffff0,
  221. .features = PHY_GBIT_FEATURES,
  222. .config = &bcm5461_config,
  223. .startup = &bcm54xx_startup,
  224. .shutdown = &genphy_shutdown,
  225. };
  226. static struct phy_driver BCM5464S_driver = {
  227. .name = "Broadcom BCM5464S",
  228. .uid = 0x2060b0,
  229. .mask = 0xfffff0,
  230. .features = PHY_GBIT_FEATURES,
  231. .config = &bcm5461_config,
  232. .startup = &bcm54xx_startup,
  233. .shutdown = &genphy_shutdown,
  234. };
  235. static struct phy_driver BCM5482S_driver = {
  236. .name = "Broadcom BCM5482S",
  237. .uid = 0x143bcb0,
  238. .mask = 0xffffff0,
  239. .features = PHY_GBIT_FEATURES,
  240. .config = &bcm5482_config,
  241. .startup = &bcm5482_startup,
  242. .shutdown = &genphy_shutdown,
  243. };
  244. int phy_broadcom_init(void)
  245. {
  246. phy_register(&BCM5482S_driver);
  247. phy_register(&BCM5464S_driver);
  248. phy_register(&BCM5461S_driver);
  249. return 0;
  250. }