hw_data.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. *
  4. * HW data initialization for OMAP4
  5. *
  6. * (C) Copyright 2013
  7. * Texas Instruments, <www.ti.com>
  8. *
  9. * Sricharan R <r.sricharan@ti.com>
  10. */
  11. #include <common.h>
  12. #include <asm/arch/omap.h>
  13. #include <asm/arch/sys_proto.h>
  14. #include <asm/omap_common.h>
  15. #include <asm/arch/clock.h>
  16. #include <asm/omap_gpio.h>
  17. #include <asm/io.h>
  18. struct prcm_regs const **prcm =
  19. (struct prcm_regs const **) OMAP_SRAM_SCRATCH_PRCM_PTR;
  20. struct dplls const **dplls_data =
  21. (struct dplls const **) OMAP_SRAM_SCRATCH_DPLLS_PTR;
  22. struct vcores_data const **omap_vcores =
  23. (struct vcores_data const **) OMAP_SRAM_SCRATCH_VCORES_PTR;
  24. struct omap_sys_ctrl_regs const **ctrl =
  25. (struct omap_sys_ctrl_regs const **)OMAP_SRAM_SCRATCH_SYS_CTRL;
  26. /*
  27. * The M & N values in the following tables are created using the
  28. * following tool:
  29. * tools/omap/clocks_get_m_n.c
  30. * Please use this tool for creating the table for any new frequency.
  31. */
  32. /*
  33. * dpll locked at 1400 MHz MPU clk at 700 MHz(OPP100) - DCC OFF
  34. * OMAP4460 OPP_NOM frequency
  35. */
  36. static const struct dpll_params mpu_dpll_params_1400mhz[NUM_SYS_CLKS] = {
  37. {175, 2, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  38. {700, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  39. {125, 2, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  40. {401, 10, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  41. {350, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  42. {700, 26, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  43. {638, 34, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  44. };
  45. /*
  46. * dpll locked at 1600 MHz - MPU clk at 800 MHz(OPP Turbo 4430)
  47. * OMAP4430 OPP_TURBO frequency
  48. * OMAP4470 OPP_NOM frequency
  49. */
  50. static const struct dpll_params mpu_dpll_params_1600mhz[NUM_SYS_CLKS] = {
  51. {200, 2, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  52. {800, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  53. {619, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  54. {125, 2, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  55. {400, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  56. {800, 26, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  57. {125, 5, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  58. };
  59. /*
  60. * dpll locked at 1200 MHz - MPU clk at 600 MHz
  61. * OMAP4430 OPP_NOM frequency
  62. */
  63. static const struct dpll_params mpu_dpll_params_1200mhz[NUM_SYS_CLKS] = {
  64. {50, 0, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  65. {600, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  66. {250, 6, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  67. {125, 3, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  68. {300, 12, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  69. {200, 8, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  70. {125, 7, 1, -1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  71. };
  72. /* OMAP4460 OPP_NOM frequency */
  73. /* OMAP4470 OPP_NOM (Low Power) frequency */
  74. static const struct dpll_params core_dpll_params_1600mhz[NUM_SYS_CLKS] = {
  75. {200, 2, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 12 MHz */
  76. {800, 12, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 13 MHz */
  77. {619, 12, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 16.8 MHz */
  78. {125, 2, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 19.2 MHz */
  79. {400, 12, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 26 MHz */
  80. {800, 26, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 27 MHz */
  81. {125, 5, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1} /* 38.4 MHz */
  82. };
  83. /* OMAP4430 ES1 OPP_NOM frequency */
  84. static const struct dpll_params core_dpll_params_es1_1524mhz[NUM_SYS_CLKS] = {
  85. {127, 1, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 12 MHz */
  86. {762, 12, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 13 MHz */
  87. {635, 13, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 16.8 MHz */
  88. {635, 15, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 19.2 MHz */
  89. {381, 12, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 26 MHz */
  90. {254, 8, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 27 MHz */
  91. {496, 24, 1, 5, 8, 4, 6, 5, -1, -1, -1, -1} /* 38.4 MHz */
  92. };
  93. /* OMAP4430 ES2.X OPP_NOM frequency */
  94. static const struct dpll_params
  95. core_dpll_params_es2_1600mhz_ddr200mhz[NUM_SYS_CLKS] = {
  96. {200, 2, 2, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 12 MHz */
  97. {800, 12, 2, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 13 MHz */
  98. {619, 12, 2, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 16.8 MHz */
  99. {125, 2, 2, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 19.2 MHz */
  100. {400, 12, 2, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 26 MHz */
  101. {800, 26, 2, 5, 8, 4, 6, 5, -1, -1, -1, -1}, /* 27 MHz */
  102. {125, 5, 2, 5, 8, 4, 6, 5, -1, -1, -1, -1} /* 38.4 MHz */
  103. };
  104. static const struct dpll_params per_dpll_params_1536mhz[NUM_SYS_CLKS] = {
  105. {64, 0, 8, 6, 12, 9, 4, 5, -1, -1, -1, -1}, /* 12 MHz */
  106. {768, 12, 8, 6, 12, 9, 4, 5, -1, -1, -1, -1}, /* 13 MHz */
  107. {320, 6, 8, 6, 12, 9, 4, 5, -1, -1, -1, -1}, /* 16.8 MHz */
  108. {40, 0, 8, 6, 12, 9, 4, 5, -1, -1, -1, -1}, /* 19.2 MHz */
  109. {384, 12, 8, 6, 12, 9, 4, 5, -1, -1, -1, -1}, /* 26 MHz */
  110. {256, 8, 8, 6, 12, 9, 4, 5, -1, -1, -1, -1}, /* 27 MHz */
  111. {20, 0, 8, 6, 12, 9, 4, 5, -1, -1, -1, -1} /* 38.4 MHz */
  112. };
  113. static const struct dpll_params iva_dpll_params_1862mhz[NUM_SYS_CLKS] = {
  114. {931, 11, -1, -1, 4, 7, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  115. {931, 12, -1, -1, 4, 7, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  116. {665, 11, -1, -1, 4, 7, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  117. {727, 14, -1, -1, 4, 7, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  118. {931, 25, -1, -1, 4, 7, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  119. {931, 26, -1, -1, 4, 7, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  120. {291, 11, -1, -1, 4, 7, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  121. };
  122. /* ABE M & N values with sys_clk as source */
  123. #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
  124. static const struct dpll_params
  125. abe_dpll_params_sysclk_196608khz[NUM_SYS_CLKS] = {
  126. {49, 5, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  127. {68, 8, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  128. {35, 5, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  129. {46, 8, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  130. {34, 8, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  131. {29, 7, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  132. {64, 24, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  133. };
  134. #else
  135. /* ABE M & N values with 32K clock as source */
  136. static const struct dpll_params abe_dpll_params_32k_196608khz = {
  137. 750, 0, 1, 1, -1, -1, -1, -1, -1, -1, -1, -1
  138. };
  139. #endif
  140. static const struct dpll_params usb_dpll_params_1920mhz[NUM_SYS_CLKS] = {
  141. {80, 0, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 12 MHz */
  142. {960, 12, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 13 MHz */
  143. {400, 6, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  144. {50, 0, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  145. {480, 12, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 26 MHz */
  146. {320, 8, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1}, /* 27 MHz */
  147. {25, 0, 2, -1, -1, -1, -1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  148. };
  149. struct dplls omap4430_dplls_es1 = {
  150. .mpu = mpu_dpll_params_1200mhz,
  151. .core = core_dpll_params_es1_1524mhz,
  152. .per = per_dpll_params_1536mhz,
  153. .iva = iva_dpll_params_1862mhz,
  154. #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
  155. .abe = abe_dpll_params_sysclk_196608khz,
  156. #else
  157. .abe = &abe_dpll_params_32k_196608khz,
  158. #endif
  159. .usb = usb_dpll_params_1920mhz,
  160. .ddr = NULL
  161. };
  162. struct dplls omap4430_dplls_es20 = {
  163. .mpu = mpu_dpll_params_1200mhz,
  164. .core = core_dpll_params_es2_1600mhz_ddr200mhz,
  165. .per = per_dpll_params_1536mhz,
  166. .iva = iva_dpll_params_1862mhz,
  167. #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
  168. .abe = abe_dpll_params_sysclk_196608khz,
  169. #else
  170. .abe = &abe_dpll_params_32k_196608khz,
  171. #endif
  172. .usb = usb_dpll_params_1920mhz,
  173. .ddr = NULL
  174. };
  175. struct dplls omap4430_dplls = {
  176. .mpu = mpu_dpll_params_1200mhz,
  177. .core = core_dpll_params_1600mhz,
  178. .per = per_dpll_params_1536mhz,
  179. .iva = iva_dpll_params_1862mhz,
  180. #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
  181. .abe = abe_dpll_params_sysclk_196608khz,
  182. #else
  183. .abe = &abe_dpll_params_32k_196608khz,
  184. #endif
  185. .usb = usb_dpll_params_1920mhz,
  186. .ddr = NULL
  187. };
  188. struct dplls omap4460_dplls = {
  189. .mpu = mpu_dpll_params_1400mhz,
  190. .core = core_dpll_params_1600mhz,
  191. .per = per_dpll_params_1536mhz,
  192. .iva = iva_dpll_params_1862mhz,
  193. #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
  194. .abe = abe_dpll_params_sysclk_196608khz,
  195. #else
  196. .abe = &abe_dpll_params_32k_196608khz,
  197. #endif
  198. .usb = usb_dpll_params_1920mhz,
  199. .ddr = NULL
  200. };
  201. struct dplls omap4470_dplls = {
  202. .mpu = mpu_dpll_params_1600mhz,
  203. .core = core_dpll_params_1600mhz,
  204. .per = per_dpll_params_1536mhz,
  205. .iva = iva_dpll_params_1862mhz,
  206. #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
  207. .abe = abe_dpll_params_sysclk_196608khz,
  208. #else
  209. .abe = &abe_dpll_params_32k_196608khz,
  210. #endif
  211. .usb = usb_dpll_params_1920mhz,
  212. .ddr = NULL
  213. };
  214. struct pmic_data twl6030_4430es1 = {
  215. .base_offset = PHOENIX_SMPS_BASE_VOLT_STD_MODE_UV,
  216. .step = 12660, /* 12.66 mV represented in uV */
  217. /* The code starts at 1 not 0 */
  218. .start_code = 1,
  219. .i2c_slave_addr = SMPS_I2C_SLAVE_ADDR,
  220. .pmic_bus_init = sri2c_init,
  221. .pmic_write = omap_vc_bypass_send_value,
  222. };
  223. /* twl6030 struct is used for TWL6030 and TWL6032 PMIC */
  224. struct pmic_data twl6030 = {
  225. .base_offset = PHOENIX_SMPS_BASE_VOLT_STD_MODE_WITH_OFFSET_UV,
  226. .step = 12660, /* 12.66 mV represented in uV */
  227. /* The code starts at 1 not 0 */
  228. .start_code = 1,
  229. .i2c_slave_addr = SMPS_I2C_SLAVE_ADDR,
  230. .pmic_bus_init = sri2c_init,
  231. .pmic_write = omap_vc_bypass_send_value,
  232. };
  233. struct pmic_data tps62361 = {
  234. .base_offset = TPS62361_BASE_VOLT_MV,
  235. .step = 10000, /* 10 mV represented in uV */
  236. .start_code = 0,
  237. .gpio = TPS62361_VSEL0_GPIO,
  238. .gpio_en = 1,
  239. .i2c_slave_addr = SMPS_I2C_SLAVE_ADDR,
  240. .pmic_bus_init = sri2c_init,
  241. .pmic_write = omap_vc_bypass_send_value,
  242. };
  243. struct vcores_data omap4430_volts_es1 = {
  244. .mpu.value[OPP_NOM] = 1325,
  245. .mpu.addr = SMPS_REG_ADDR_VCORE1,
  246. .mpu.pmic = &twl6030_4430es1,
  247. .core.value[OPP_NOM] = 1200,
  248. .core.addr = SMPS_REG_ADDR_VCORE3,
  249. .core.pmic = &twl6030_4430es1,
  250. .mm.value[OPP_NOM] = 1200,
  251. .mm.addr = SMPS_REG_ADDR_VCORE2,
  252. .mm.pmic = &twl6030_4430es1,
  253. };
  254. struct vcores_data omap4430_volts = {
  255. .mpu.value[OPP_NOM] = 1325,
  256. .mpu.addr = SMPS_REG_ADDR_VCORE1,
  257. .mpu.pmic = &twl6030,
  258. .core.value[OPP_NOM] = 1200,
  259. .core.addr = SMPS_REG_ADDR_VCORE3,
  260. .core.pmic = &twl6030,
  261. .mm.value[OPP_NOM] = 1200,
  262. .mm.addr = SMPS_REG_ADDR_VCORE2,
  263. .mm.pmic = &twl6030,
  264. };
  265. struct vcores_data omap4460_volts = {
  266. .mpu.value[OPP_NOM] = 1203,
  267. .mpu.addr = TPS62361_REG_ADDR_SET1,
  268. .mpu.pmic = &tps62361,
  269. .core.value[OPP_NOM] = 1200,
  270. .core.addr = SMPS_REG_ADDR_VCORE1,
  271. .core.pmic = &twl6030,
  272. .mm.value[OPP_NOM] = 1200,
  273. .mm.addr = SMPS_REG_ADDR_VCORE2,
  274. .mm.pmic = &twl6030,
  275. };
  276. /*
  277. * Take closest integer part of the mV value corresponding to a TWL6032 SMPS
  278. * voltage selection code. Aligned with OMAP4470 ES1.0 OCA V.0.7.
  279. */
  280. struct vcores_data omap4470_volts = {
  281. .mpu.value[OPP_NOM] = 1202,
  282. .mpu.addr = SMPS_REG_ADDR_SMPS1,
  283. .mpu.pmic = &twl6030,
  284. .core.value[OPP_NOM] = 1126,
  285. .core.addr = SMPS_REG_ADDR_SMPS2,
  286. .core.pmic = &twl6030,
  287. .mm.value[OPP_NOM] = 1139,
  288. .mm.addr = SMPS_REG_ADDR_SMPS5,
  289. .mm.pmic = &twl6030,
  290. };
  291. /*
  292. * Enable essential clock domains, modules and
  293. * do some additional special settings needed
  294. */
  295. void enable_basic_clocks(void)
  296. {
  297. u32 const clk_domains_essential[] = {
  298. (*prcm)->cm_l4per_clkstctrl,
  299. (*prcm)->cm_l3init_clkstctrl,
  300. (*prcm)->cm_memif_clkstctrl,
  301. (*prcm)->cm_l4cfg_clkstctrl,
  302. 0
  303. };
  304. u32 const clk_modules_hw_auto_essential[] = {
  305. (*prcm)->cm_l3_gpmc_clkctrl,
  306. (*prcm)->cm_memif_emif_1_clkctrl,
  307. (*prcm)->cm_memif_emif_2_clkctrl,
  308. (*prcm)->cm_l4cfg_l4_cfg_clkctrl,
  309. (*prcm)->cm_wkup_gpio1_clkctrl,
  310. (*prcm)->cm_l4per_gpio2_clkctrl,
  311. (*prcm)->cm_l4per_gpio3_clkctrl,
  312. (*prcm)->cm_l4per_gpio4_clkctrl,
  313. (*prcm)->cm_l4per_gpio5_clkctrl,
  314. (*prcm)->cm_l4per_gpio6_clkctrl,
  315. 0
  316. };
  317. u32 const clk_modules_explicit_en_essential[] = {
  318. (*prcm)->cm_wkup_gptimer1_clkctrl,
  319. (*prcm)->cm_l3init_hsmmc1_clkctrl,
  320. (*prcm)->cm_l3init_hsmmc2_clkctrl,
  321. (*prcm)->cm_l4per_gptimer2_clkctrl,
  322. (*prcm)->cm_wkup_wdtimer2_clkctrl,
  323. (*prcm)->cm_l4per_uart3_clkctrl,
  324. (*prcm)->cm_l4per_i2c1_clkctrl,
  325. (*prcm)->cm_l4per_i2c2_clkctrl,
  326. (*prcm)->cm_l4per_i2c3_clkctrl,
  327. (*prcm)->cm_l4per_i2c4_clkctrl,
  328. 0
  329. };
  330. /* Enable optional additional functional clock for GPIO4 */
  331. setbits_le32((*prcm)->cm_l4per_gpio4_clkctrl,
  332. GPIO4_CLKCTRL_OPTFCLKEN_MASK);
  333. /* Enable 96 MHz clock for MMC1 & MMC2 */
  334. setbits_le32((*prcm)->cm_l3init_hsmmc1_clkctrl,
  335. HSMMC_CLKCTRL_CLKSEL_MASK);
  336. setbits_le32((*prcm)->cm_l3init_hsmmc2_clkctrl,
  337. HSMMC_CLKCTRL_CLKSEL_MASK);
  338. /* Select 32KHz clock as the source of GPTIMER1 */
  339. setbits_le32((*prcm)->cm_wkup_gptimer1_clkctrl,
  340. GPTIMER1_CLKCTRL_CLKSEL_MASK);
  341. /* Enable optional 48M functional clock for USB PHY */
  342. setbits_le32((*prcm)->cm_l3init_usbphy_clkctrl,
  343. USBPHY_CLKCTRL_OPTFCLKEN_PHY_48M_MASK);
  344. /* Enable 32 KHz clock for USB PHY */
  345. setbits_le32((*prcm)->cm_coreaon_usb_phy1_core_clkctrl,
  346. USBPHY_CORE_CLKCTRL_OPTFCLKEN_CLK32K);
  347. do_enable_clocks(clk_domains_essential,
  348. clk_modules_hw_auto_essential,
  349. clk_modules_explicit_en_essential,
  350. 1);
  351. }
  352. void enable_basic_uboot_clocks(void)
  353. {
  354. u32 const clk_domains_essential[] = {
  355. 0
  356. };
  357. u32 const clk_modules_hw_auto_essential[] = {
  358. (*prcm)->cm_l3init_hsusbotg_clkctrl,
  359. (*prcm)->cm_l3init_usbphy_clkctrl,
  360. (*prcm)->cm_clksel_usb_60mhz,
  361. (*prcm)->cm_l3init_hsusbtll_clkctrl,
  362. 0
  363. };
  364. u32 const clk_modules_explicit_en_essential[] = {
  365. (*prcm)->cm_l4per_mcspi1_clkctrl,
  366. (*prcm)->cm_l3init_hsusbhost_clkctrl,
  367. 0
  368. };
  369. do_enable_clocks(clk_domains_essential,
  370. clk_modules_hw_auto_essential,
  371. clk_modules_explicit_en_essential,
  372. 1);
  373. }
  374. void hw_data_init(void)
  375. {
  376. u32 omap_rev = omap_revision();
  377. (*prcm) = &omap4_prcm;
  378. switch (omap_rev) {
  379. case OMAP4430_ES1_0:
  380. *dplls_data = &omap4430_dplls_es1;
  381. *omap_vcores = &omap4430_volts_es1;
  382. break;
  383. case OMAP4430_ES2_0:
  384. *dplls_data = &omap4430_dplls_es20;
  385. *omap_vcores = &omap4430_volts;
  386. break;
  387. case OMAP4430_ES2_1:
  388. case OMAP4430_ES2_2:
  389. case OMAP4430_ES2_3:
  390. *dplls_data = &omap4430_dplls;
  391. *omap_vcores = &omap4430_volts;
  392. break;
  393. case OMAP4460_ES1_0:
  394. case OMAP4460_ES1_1:
  395. *dplls_data = &omap4460_dplls;
  396. *omap_vcores = &omap4460_volts;
  397. break;
  398. case OMAP4470_ES1_0:
  399. *dplls_data = &omap4470_dplls;
  400. *omap_vcores = &omap4470_volts;
  401. break;
  402. default:
  403. printf("\n INVALID OMAP REVISION ");
  404. }
  405. *ctrl = &omap4_ctrl;
  406. }