lowlevel_init.S 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Board specific setup info
  4. *
  5. * (C) Copyright 2008
  6. * Texas Instruments, <www.ti.com>
  7. *
  8. * Initial Code by:
  9. * Richard Woodruff <r-woodruff2@ti.com>
  10. * Syed Mohammed Khasim <khasim@ti.com>
  11. */
  12. #include <config.h>
  13. #include <asm/arch/mem.h>
  14. #include <asm/arch/clocks_omap3.h>
  15. #include <linux/linkage.h>
  16. /*
  17. * Funtion for making PPA HAL API calls in secure devices
  18. * Input:
  19. * R0 - Service ID
  20. * R1 - paramer list
  21. */
  22. ENTRY(do_omap3_emu_romcode_call)
  23. PUSH {r4-r12, lr} @ Save all registers from ROM code!
  24. MOV r12, r0 @ Copy the Secure Service ID in R12
  25. MOV r3, r1 @ Copy the pointer to va_list in R3
  26. MOV r1, #0 @ Process ID - 0
  27. MOV r2, #OMAP3_EMU_HAL_START_HAL_CRITICAL @ Copy the pointer
  28. @ to va_list in R3
  29. MOV r6, #0xFF @ Indicate new Task call
  30. mcr p15, 0, r0, c7, c10, 4 @ DSB
  31. mcr p15, 0, r0, c7, c10, 5 @ DMB
  32. .word 0xe1600071 @ SMC #1 to call PPA service - hand assembled
  33. @ because we use -march=armv5
  34. POP {r4-r12, pc}
  35. ENDPROC(do_omap3_emu_romcode_call)
  36. #if !defined(CONFIG_SYS_NAND_BOOT) && !defined(CONFIG_SYS_NAND_BOOT)
  37. /**************************************************************************
  38. * cpy_clk_code: relocates clock code into SRAM where its safer to execute
  39. * R1 = SRAM destination address.
  40. *************************************************************************/
  41. ENTRY(cpy_clk_code)
  42. /* Copy DPLL code into SRAM */
  43. adr r0, go_to_speed /* copy from start of go_to_speed... */
  44. adr r2, lowlevel_init /* ... up to start of low_level_init */
  45. next2:
  46. ldmia r0!, {r3 - r10} /* copy from source address [r0] */
  47. stmia r1!, {r3 - r10} /* copy to target address [r1] */
  48. cmp r0, r2 /* until source end address [r2] */
  49. blo next2
  50. mov pc, lr /* back to caller */
  51. ENDPROC(cpy_clk_code)
  52. /* ***************************************************************************
  53. * go_to_speed: -Moves to bypass, -Commits clock dividers, -puts dpll at speed
  54. * -executed from SRAM.
  55. * R0 = CM_CLKEN_PLL-bypass value
  56. * R1 = CM_CLKSEL1_PLL-m, n, and divider values
  57. * R2 = CM_CLKSEL_CORE-divider values
  58. * R3 = CM_IDLEST_CKGEN - addr dpll lock wait
  59. *
  60. * Note: If core unlocks/relocks and SDRAM is running fast already it gets
  61. * confused. A reset of the controller gets it back. Taking away its
  62. * L3 when its not in self refresh seems bad for it. Normally, this
  63. * code runs from flash before SDR is init so that should be ok.
  64. ****************************************************************************/
  65. ENTRY(go_to_speed)
  66. stmfd sp!, {r4 - r6}
  67. /* move into fast relock bypass */
  68. ldr r4, pll_ctl_add
  69. str r0, [r4]
  70. wait1:
  71. ldr r5, [r3] /* get status */
  72. and r5, r5, #0x1 /* isolate core status */
  73. cmp r5, #0x1 /* still locked? */
  74. beq wait1 /* if lock, loop */
  75. /* set new dpll dividers _after_ in bypass */
  76. ldr r5, pll_div_add1
  77. str r1, [r5] /* set m, n, m2 */
  78. ldr r5, pll_div_add2
  79. str r2, [r5] /* set l3/l4/.. dividers*/
  80. ldr r5, pll_div_add3 /* wkup */
  81. ldr r2, pll_div_val3 /* rsm val */
  82. str r2, [r5]
  83. ldr r5, pll_div_add4 /* gfx */
  84. ldr r2, pll_div_val4
  85. str r2, [r5]
  86. ldr r5, pll_div_add5 /* emu */
  87. ldr r2, pll_div_val5
  88. str r2, [r5]
  89. /* now prepare GPMC (flash) for new dpll speed */
  90. /* flash needs to be stable when we jump back to it */
  91. ldr r5, flash_cfg3_addr
  92. ldr r2, flash_cfg3_val
  93. str r2, [r5]
  94. ldr r5, flash_cfg4_addr
  95. ldr r2, flash_cfg4_val
  96. str r2, [r5]
  97. ldr r5, flash_cfg5_addr
  98. ldr r2, flash_cfg5_val
  99. str r2, [r5]
  100. ldr r5, flash_cfg1_addr
  101. ldr r2, [r5]
  102. orr r2, r2, #0x3 /* up gpmc divider */
  103. str r2, [r5]
  104. /* lock DPLL3 and wait a bit */
  105. orr r0, r0, #0x7 /* set up for lock mode */
  106. str r0, [r4] /* lock */
  107. nop /* ARM slow at this point working at sys_clk */
  108. nop
  109. nop
  110. nop
  111. wait2:
  112. ldr r5, [r3] /* get status */
  113. and r5, r5, #0x1 /* isolate core status */
  114. cmp r5, #0x1 /* still locked? */
  115. bne wait2 /* if lock, loop */
  116. nop
  117. nop
  118. nop
  119. nop
  120. ldmfd sp!, {r4 - r6}
  121. mov pc, lr /* back to caller, locked */
  122. ENDPROC(go_to_speed)
  123. _go_to_speed: .word go_to_speed
  124. /* these constants need to be close for PIC code */
  125. /* The Nor has to be in the Flash Base CS0 for this condition to happen */
  126. flash_cfg1_addr:
  127. .word (GPMC_CONFIG_CS0_BASE + GPMC_CONFIG1)
  128. flash_cfg3_addr:
  129. .word (GPMC_CONFIG_CS0_BASE + GPMC_CONFIG3)
  130. flash_cfg3_val:
  131. .word STNOR_GPMC_CONFIG3
  132. flash_cfg4_addr:
  133. .word (GPMC_CONFIG_CS0_BASE + GPMC_CONFIG4)
  134. flash_cfg4_val:
  135. .word STNOR_GPMC_CONFIG4
  136. flash_cfg5_val:
  137. .word STNOR_GPMC_CONFIG5
  138. flash_cfg5_addr:
  139. .word (GPMC_CONFIG_CS0_BASE + GPMC_CONFIG5)
  140. pll_ctl_add:
  141. .word CM_CLKEN_PLL
  142. pll_div_add1:
  143. .word CM_CLKSEL1_PLL
  144. pll_div_add2:
  145. .word CM_CLKSEL_CORE
  146. pll_div_add3:
  147. .word CM_CLKSEL_WKUP
  148. pll_div_val3:
  149. .word (WKUP_RSM << 1)
  150. pll_div_add4:
  151. .word CM_CLKSEL_GFX
  152. pll_div_val4:
  153. .word (GFX_DIV << 0)
  154. pll_div_add5:
  155. .word CM_CLKSEL1_EMU
  156. pll_div_val5:
  157. .word CLSEL1_EMU_VAL
  158. #endif
  159. ENTRY(lowlevel_init)
  160. ldr sp, SRAM_STACK
  161. str ip, [sp] /* stash ip register */
  162. mov ip, lr /* save link reg across call */
  163. #if !defined(CONFIG_SYS_NAND_BOOT) && !defined(CONFIG_SYS_ONENAND_BOOT)
  164. /*
  165. * No need to copy/exec the clock code - DPLL adjust already done
  166. * in NAND/oneNAND Boot.
  167. */
  168. ldr r1, =SRAM_CLK_CODE
  169. bl cpy_clk_code
  170. #endif /* NAND Boot */
  171. mov lr, ip /* restore link reg */
  172. ldr ip, [sp] /* restore save ip */
  173. /* tail-call s_init to setup pll, mux, memory */
  174. b s_init
  175. ENDPROC(lowlevel_init)
  176. /* the literal pools origin */
  177. .ltorg
  178. REG_CONTROL_STATUS:
  179. .word CONTROL_STATUS
  180. SRAM_STACK:
  181. .word LOW_LEVEL_SRAM_STACK
  182. /* DPLL(1-4) PARAM TABLES */
  183. /*
  184. * Each of the tables has M, N, FREQSEL, M2 values defined for nominal
  185. * OPP (1.2V). The fields are defined according to dpll_param struct (clock.c).
  186. * The values are defined for all possible sysclk and for ES1 and ES2.
  187. */
  188. mpu_dpll_param:
  189. /* 12MHz */
  190. /* ES1 */
  191. .word MPU_M_12_ES1, MPU_N_12_ES1, MPU_FSEL_12_ES1, MPU_M2_12_ES1
  192. /* ES2 */
  193. .word MPU_M_12_ES2, MPU_N_12_ES2, MPU_FSEL_12_ES2, MPU_M2_ES2
  194. /* 3410 */
  195. .word MPU_M_12, MPU_N_12, MPU_FSEL_12, MPU_M2_12
  196. /* 13MHz */
  197. /* ES1 */
  198. .word MPU_M_13_ES1, MPU_N_13_ES1, MPU_FSEL_13_ES1, MPU_M2_13_ES1
  199. /* ES2 */
  200. .word MPU_M_13_ES2, MPU_N_13_ES2, MPU_FSEL_13_ES2, MPU_M2_13_ES2
  201. /* 3410 */
  202. .word MPU_M_13, MPU_N_13, MPU_FSEL_13, MPU_M2_13
  203. /* 19.2MHz */
  204. /* ES1 */
  205. .word MPU_M_19P2_ES1, MPU_N_19P2_ES1, MPU_FSEL_19P2_ES1, MPU_M2_19P2_ES1
  206. /* ES2 */
  207. .word MPU_M_19P2_ES2, MPU_N_19P2_ES2, MPU_FSEL_19P2_ES2, MPU_M2_19P2_ES2
  208. /* 3410 */
  209. .word MPU_M_19P2, MPU_N_19P2, MPU_FSEL_19P2, MPU_M2_19P2
  210. /* 26MHz */
  211. /* ES1 */
  212. .word MPU_M_26_ES1, MPU_N_26_ES1, MPU_FSEL_26_ES1, MPU_M2_26_ES1
  213. /* ES2 */
  214. .word MPU_M_26_ES2, MPU_N_26_ES2, MPU_FSEL_26_ES2, MPU_M2_26_ES2
  215. /* 3410 */
  216. .word MPU_M_26, MPU_N_26, MPU_FSEL_26, MPU_M2_26
  217. /* 38.4MHz */
  218. /* ES1 */
  219. .word MPU_M_38P4_ES1, MPU_N_38P4_ES1, MPU_FSEL_38P4_ES1, MPU_M2_38P4_ES1
  220. /* ES2 */
  221. .word MPU_M_38P4_ES2, MPU_N_38P4_ES2, MPU_FSEL_38P4_ES2, MPU_M2_38P4_ES2
  222. /* 3410 */
  223. .word MPU_M_38P4, MPU_N_38P4, MPU_FSEL_38P4, MPU_M2_38P4
  224. .globl get_mpu_dpll_param
  225. get_mpu_dpll_param:
  226. adr r0, mpu_dpll_param
  227. mov pc, lr
  228. iva_dpll_param:
  229. /* 12MHz */
  230. /* ES1 */
  231. .word IVA_M_12_ES1, IVA_N_12_ES1, IVA_FSEL_12_ES1, IVA_M2_12_ES1
  232. /* ES2 */
  233. .word IVA_M_12_ES2, IVA_N_12_ES2, IVA_FSEL_12_ES2, IVA_M2_12_ES2
  234. /* 3410 */
  235. .word IVA_M_12, IVA_N_12, IVA_FSEL_12, IVA_M2_12
  236. /* 13MHz */
  237. /* ES1 */
  238. .word IVA_M_13_ES1, IVA_N_13_ES1, IVA_FSEL_13_ES1, IVA_M2_13_ES1
  239. /* ES2 */
  240. .word IVA_M_13_ES2, IVA_N_13_ES2, IVA_FSEL_13_ES2, IVA_M2_13_ES2
  241. /* 3410 */
  242. .word IVA_M_13, IVA_N_13, IVA_FSEL_13, IVA_M2_13
  243. /* 19.2MHz */
  244. /* ES1 */
  245. .word IVA_M_19P2_ES1, IVA_N_19P2_ES1, IVA_FSEL_19P2_ES1, IVA_M2_19P2_ES1
  246. /* ES2 */
  247. .word IVA_M_19P2_ES2, IVA_N_19P2_ES2, IVA_FSEL_19P2_ES2, IVA_M2_19P2_ES2
  248. /* 3410 */
  249. .word IVA_M_19P2, IVA_N_19P2, IVA_FSEL_19P2, IVA_M2_19P2
  250. /* 26MHz */
  251. /* ES1 */
  252. .word IVA_M_26_ES1, IVA_N_26_ES1, IVA_FSEL_26_ES1, IVA_M2_26_ES1
  253. /* ES2 */
  254. .word IVA_M_26_ES2, IVA_N_26_ES2, IVA_FSEL_26_ES2, IVA_M2_26_ES2
  255. /* 3410 */
  256. .word IVA_M_26, IVA_N_26, IVA_FSEL_26, IVA_M2_26
  257. /* 38.4MHz */
  258. /* ES1 */
  259. .word IVA_M_38P4_ES1, IVA_N_38P4_ES1, IVA_FSEL_38P4_ES1, IVA_M2_38P4_ES1
  260. /* ES2 */
  261. .word IVA_M_38P4_ES2, IVA_N_38P4_ES2, IVA_FSEL_38P4_ES2, IVA_M2_38P4_ES2
  262. /* 3410 */
  263. .word IVA_M_38P4, IVA_N_38P4, IVA_FSEL_38P4, IVA_M2_38P4
  264. .globl get_iva_dpll_param
  265. get_iva_dpll_param:
  266. adr r0, iva_dpll_param
  267. mov pc, lr
  268. /* Core DPLL targets for L3 at 166 & L133 */
  269. core_dpll_param:
  270. /* 12MHz */
  271. /* ES1 */
  272. .word CORE_M_12_ES1, CORE_N_12_ES1, CORE_FSL_12_ES1, CORE_M2_12_ES1
  273. /* ES2 */
  274. .word CORE_M_12, CORE_N_12, CORE_FSEL_12, CORE_M2_12
  275. /* 3410 */
  276. .word CORE_M_12, CORE_N_12, CORE_FSEL_12, CORE_M2_12
  277. /* 13MHz */
  278. /* ES1 */
  279. .word CORE_M_13_ES1, CORE_N_13_ES1, CORE_FSL_13_ES1, CORE_M2_13_ES1
  280. /* ES2 */
  281. .word CORE_M_13, CORE_N_13, CORE_FSEL_13, CORE_M2_13
  282. /* 3410 */
  283. .word CORE_M_13, CORE_N_13, CORE_FSEL_13, CORE_M2_13
  284. /* 19.2MHz */
  285. /* ES1 */
  286. .word CORE_M_19P2_ES1, CORE_N_19P2_ES1, CORE_FSL_19P2_ES1, CORE_M2_19P2_ES1
  287. /* ES2 */
  288. .word CORE_M_19P2, CORE_N_19P2, CORE_FSEL_19P2, CORE_M2_19P2
  289. /* 3410 */
  290. .word CORE_M_19P2, CORE_N_19P2, CORE_FSEL_19P2, CORE_M2_19P2
  291. /* 26MHz */
  292. /* ES1 */
  293. .word CORE_M_26_ES1, CORE_N_26_ES1, CORE_FSL_26_ES1, CORE_M2_26_ES1
  294. /* ES2 */
  295. .word CORE_M_26, CORE_N_26, CORE_FSEL_26, CORE_M2_26
  296. /* 3410 */
  297. .word CORE_M_26, CORE_N_26, CORE_FSEL_26, CORE_M2_26
  298. /* 38.4MHz */
  299. /* ES1 */
  300. .word CORE_M_38P4_ES1, CORE_N_38P4_ES1, CORE_FSL_38P4_ES1, CORE_M2_38P4_ES1
  301. /* ES2 */
  302. .word CORE_M_38P4, CORE_N_38P4, CORE_FSEL_38P4, CORE_M2_38P4
  303. /* 3410 */
  304. .word CORE_M_38P4, CORE_N_38P4, CORE_FSEL_38P4, CORE_M2_38P4
  305. .globl get_core_dpll_param
  306. get_core_dpll_param:
  307. adr r0, core_dpll_param
  308. mov pc, lr
  309. /* PER DPLL values are same for both ES1 and ES2 */
  310. per_dpll_param:
  311. /* 12MHz */
  312. .word PER_M_12, PER_N_12, PER_FSEL_12, PER_M2_12
  313. /* 13MHz */
  314. .word PER_M_13, PER_N_13, PER_FSEL_13, PER_M2_13
  315. /* 19.2MHz */
  316. .word PER_M_19P2, PER_N_19P2, PER_FSEL_19P2, PER_M2_19P2
  317. /* 26MHz */
  318. .word PER_M_26, PER_N_26, PER_FSEL_26, PER_M2_26
  319. /* 38.4MHz */
  320. .word PER_M_38P4, PER_N_38P4, PER_FSEL_38P4, PER_M2_38P4
  321. .globl get_per_dpll_param
  322. get_per_dpll_param:
  323. adr r0, per_dpll_param
  324. mov pc, lr
  325. /* PER2 DPLL values */
  326. per2_dpll_param:
  327. /* 12MHz */
  328. .word PER2_M_12, PER2_N_12, PER2_FSEL_12, PER2_M2_12
  329. /* 13MHz */
  330. .word PER2_M_13, PER2_N_13, PER2_FSEL_13, PER2_M2_13
  331. /* 19.2MHz */
  332. .word PER2_M_19P2, PER2_N_19P2, PER2_FSEL_19P2, PER2_M2_19P2
  333. /* 26MHz */
  334. .word PER2_M_26, PER2_N_26, PER2_FSEL_26, PER2_M2_26
  335. /* 38.4MHz */
  336. .word PER2_M_38P4, PER2_N_38P4, PER2_FSEL_38P4, PER2_M2_38P4
  337. .globl get_per2_dpll_param
  338. get_per2_dpll_param:
  339. adr r0, per2_dpll_param
  340. mov pc, lr
  341. /*
  342. * Tables for 36XX/37XX devices
  343. *
  344. */
  345. mpu_36x_dpll_param:
  346. /* 12MHz */
  347. .word 50, 0, 0, 1
  348. /* 13MHz */
  349. .word 600, 12, 0, 1
  350. /* 19.2MHz */
  351. .word 125, 3, 0, 1
  352. /* 26MHz */
  353. .word 300, 12, 0, 1
  354. /* 38.4MHz */
  355. .word 125, 7, 0, 1
  356. iva_36x_dpll_param:
  357. /* 12MHz */
  358. .word 130, 2, 0, 1
  359. /* 13MHz */
  360. .word 20, 0, 0, 1
  361. /* 19.2MHz */
  362. .word 325, 11, 0, 1
  363. /* 26MHz */
  364. .word 10, 0, 0, 1
  365. /* 38.4MHz */
  366. .word 325, 23, 0, 1
  367. core_36x_dpll_param:
  368. /* 12MHz */
  369. .word 100, 2, 0, 1
  370. /* 13MHz */
  371. .word 400, 12, 0, 1
  372. /* 19.2MHz */
  373. .word 375, 17, 0, 1
  374. /* 26MHz */
  375. .word 200, 12, 0, 1
  376. /* 38.4MHz */
  377. .word 375, 35, 0, 1
  378. per_36x_dpll_param:
  379. /* SYSCLK M N M2 M3 M4 M5 M6 m2DIV */
  380. .word 12000, 360, 4, 9, 16, 5, 4, 3, 1
  381. .word 13000, 864, 12, 9, 16, 9, 4, 3, 1
  382. .word 19200, 360, 7, 9, 16, 5, 4, 3, 1
  383. .word 26000, 432, 12, 9, 16, 9, 4, 3, 1
  384. .word 38400, 360, 15, 9, 16, 5, 4, 3, 1
  385. per2_36x_dpll_param:
  386. /* 12MHz */
  387. .word PER2_36XX_M_12, PER2_36XX_N_12, 0, PER2_36XX_M2_12
  388. /* 13MHz */
  389. .word PER2_36XX_M_13, PER2_36XX_N_13, 0, PER2_36XX_M2_13
  390. /* 19.2MHz */
  391. .word PER2_36XX_M_19P2, PER2_36XX_N_19P2, 0, PER2_36XX_M2_19P2
  392. /* 26MHz */
  393. .word PER2_36XX_M_26, PER2_36XX_N_26, 0, PER2_36XX_M2_26
  394. /* 38.4MHz */
  395. .word PER2_36XX_M_38P4, PER2_36XX_N_38P4, 0, PER2_36XX_M2_38P4
  396. ENTRY(get_36x_mpu_dpll_param)
  397. adr r0, mpu_36x_dpll_param
  398. mov pc, lr
  399. ENDPROC(get_36x_mpu_dpll_param)
  400. ENTRY(get_36x_iva_dpll_param)
  401. adr r0, iva_36x_dpll_param
  402. mov pc, lr
  403. ENDPROC(get_36x_iva_dpll_param)
  404. ENTRY(get_36x_core_dpll_param)
  405. adr r0, core_36x_dpll_param
  406. mov pc, lr
  407. ENDPROC(get_36x_core_dpll_param)
  408. ENTRY(get_36x_per_dpll_param)
  409. adr r0, per_36x_dpll_param
  410. mov pc, lr
  411. ENDPROC(get_36x_per_dpll_param)
  412. ENTRY(get_36x_per2_dpll_param)
  413. adr r0, per2_36x_dpll_param
  414. mov pc, lr
  415. ENDPROC(get_36x_per2_dpll_param)