hardware.h 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103
  1. /*
  2. * Copyright (c) 2013 Xilinx Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #ifndef _ASM_ARCH_HARDWARE_H
  23. #define _ASM_ARCH_HARDWARE_H
  24. #define ZYNQ_SYS_CTRL_BASEADDR 0xF8000000
  25. #define ZYNQ_DEV_CFG_APB_BASEADDR 0xF8007000
  26. #define ZYNQ_SCU_BASEADDR 0xF8F00000
  27. #define ZYNQ_SCUTIMER_BASEADDR 0xF8F00600
  28. #define ZYNQ_GEM_BASEADDR0 0xE000B000
  29. #define ZYNQ_GEM_BASEADDR1 0xE000C000
  30. #define ZYNQ_SDHCI_BASEADDR0 0xE0100000
  31. #define ZYNQ_SDHCI_BASEADDR1 0xE0101000
  32. #define ZYNQ_I2C_BASEADDR0 0xE0004000
  33. #define ZYNQ_I2C_BASEADDR1 0xE0005000
  34. /* Reflect slcr offsets */
  35. struct slcr_regs {
  36. u32 scl; /* 0x0 */
  37. u32 slcr_lock; /* 0x4 */
  38. u32 slcr_unlock; /* 0x8 */
  39. u32 reserved0[75];
  40. u32 gem0_rclk_ctrl; /* 0x138 */
  41. u32 gem1_rclk_ctrl; /* 0x13c */
  42. u32 gem0_clk_ctrl; /* 0x140 */
  43. u32 gem1_clk_ctrl; /* 0x144 */
  44. u32 reserved1[46];
  45. u32 pss_rst_ctrl; /* 0x200 */
  46. u32 reserved2[15];
  47. u32 fpga_rst_ctrl; /* 0x240 */
  48. u32 reserved3[5];
  49. u32 reboot_status; /* 0x258 */
  50. u32 boot_mode; /* 0x25c */
  51. u32 reserved4[116];
  52. u32 trust_zone; /* 0x430 */ /* FIXME */
  53. u32 reserved5_1[63];
  54. u32 pss_idcode; /* 0x530 */
  55. u32 reserved5_2[51];
  56. u32 ddr_urgent; /* 0x600 */
  57. u32 reserved6[6];
  58. u32 ddr_urgent_sel; /* 0x61c */
  59. u32 reserved7[56];
  60. u32 mio_pin[54]; /* 0x700 - 0x7D4 */
  61. u32 reserved8[74];
  62. u32 lvl_shftr_en; /* 0x900 */
  63. u32 reserved9[3];
  64. u32 ocm_cfg; /* 0x910 */
  65. };
  66. #define slcr_base ((struct slcr_regs *)ZYNQ_SYS_CTRL_BASEADDR)
  67. struct devcfg_regs {
  68. u32 ctrl; /* 0x0 */
  69. u32 lock; /* 0x4 */
  70. u32 cfg; /* 0x8 */
  71. u32 int_sts; /* 0xc */
  72. u32 int_mask; /* 0x10 */
  73. u32 status; /* 0x14 */
  74. u32 dma_src_addr; /* 0x18 */
  75. u32 dma_dst_addr; /* 0x1c */
  76. u32 dma_src_len; /* 0x20 */
  77. u32 dma_dst_len; /* 0x24 */
  78. u32 rom_shadow; /* 0x28 */
  79. u32 reserved1[2];
  80. u32 unlock; /* 0x34 */
  81. u32 reserved2[18];
  82. u32 mctrl; /* 0x80 */
  83. u32 reserved3;
  84. u32 write_count; /* 0x88 */
  85. u32 read_count; /* 0x8c */
  86. };
  87. #define devcfg_base ((struct devcfg_regs *)ZYNQ_DEV_CFG_APB_BASEADDR)
  88. struct scu_regs {
  89. u32 reserved1[16];
  90. u32 filter_start; /* 0x40 */
  91. u32 filter_end; /* 0x44 */
  92. };
  93. #define scu_base ((struct scu_regs *)ZYNQ_SCU_BASEADDR)
  94. #endif /* _ASM_ARCH_HARDWARE_H */