pico-imx7d.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2017 NXP Semiconductors
  4. */
  5. #include <asm/arch/clock.h>
  6. #include <asm/arch/crm_regs.h>
  7. #include <asm/arch/imx-regs.h>
  8. #include <asm/arch/mx7-pins.h>
  9. #include <asm/arch/sys_proto.h>
  10. #include <asm/gpio.h>
  11. #include <asm/mach-imx/iomux-v3.h>
  12. #include <asm/mach-imx/mxc_i2c.h>
  13. #include <asm/io.h>
  14. #include <common.h>
  15. #include <fsl_esdhc.h>
  16. #include <i2c.h>
  17. #include <miiphy.h>
  18. #include <mmc.h>
  19. #include <netdev.h>
  20. #include <usb.h>
  21. #include <power/pmic.h>
  22. #include <power/pfuze3000_pmic.h>
  23. #include "../../freescale/common/pfuze.h"
  24. DECLARE_GLOBAL_DATA_PTR;
  25. #define UART_PAD_CTRL (PAD_CTL_DSE_3P3V_49OHM | \
  26. PAD_CTL_PUS_PU100KOHM | PAD_CTL_HYS)
  27. #define USDHC_PAD_CTRL (PAD_CTL_DSE_3P3V_32OHM | PAD_CTL_SRE_SLOW | \
  28. PAD_CTL_HYS | PAD_CTL_PUE | PAD_CTL_PUS_PU47KOHM)
  29. #define ENET_PAD_CTRL (PAD_CTL_PUS_PU100KOHM | PAD_CTL_DSE_3P3V_49OHM)
  30. #define ENET_PAD_CTRL_MII (PAD_CTL_DSE_3P3V_32OHM)
  31. #define ENET_RX_PAD_CTRL (PAD_CTL_PUS_PU100KOHM | PAD_CTL_DSE_3P3V_49OHM)
  32. #define I2C_PAD_CTRL (PAD_CTL_DSE_3P3V_32OHM | PAD_CTL_SRE_SLOW | \
  33. PAD_CTL_HYS | PAD_CTL_PUE | PAD_CTL_PUS_PU100KOHM)
  34. #ifdef CONFIG_SYS_I2C_MXC
  35. #define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
  36. /* I2C4 for PMIC */
  37. static struct i2c_pads_info i2c_pad_info4 = {
  38. .scl = {
  39. .i2c_mode = MX7D_PAD_SAI1_RX_SYNC__I2C4_SCL | PC,
  40. .gpio_mode = MX7D_PAD_SAI1_RX_SYNC__GPIO6_IO16 | PC,
  41. .gp = IMX_GPIO_NR(6, 16),
  42. },
  43. .sda = {
  44. .i2c_mode = MX7D_PAD_SAI1_RX_BCLK__I2C4_SDA | PC,
  45. .gpio_mode = MX7D_PAD_SAI1_RX_BCLK__GPIO6_IO17 | PC,
  46. .gp = IMX_GPIO_NR(6, 17),
  47. },
  48. };
  49. #endif
  50. int dram_init(void)
  51. {
  52. gd->ram_size = imx_ddr_size();
  53. return 0;
  54. }
  55. #ifdef CONFIG_POWER
  56. #define I2C_PMIC 3
  57. int power_init_board(void)
  58. {
  59. struct pmic *p;
  60. int ret;
  61. unsigned int reg, rev_id;
  62. ret = power_pfuze3000_init(I2C_PMIC);
  63. if (ret)
  64. return ret;
  65. p = pmic_get("PFUZE3000");
  66. ret = pmic_probe(p);
  67. if (ret)
  68. return ret;
  69. pmic_reg_read(p, PFUZE3000_DEVICEID, &reg);
  70. pmic_reg_read(p, PFUZE3000_REVID, &rev_id);
  71. printf("PMIC: PFUZE3000 DEV_ID=0x%x REV_ID=0x%x\n", reg, rev_id);
  72. /* disable Low Power Mode during standby mode */
  73. pmic_reg_read(p, PFUZE3000_LDOGCTL, &reg);
  74. reg |= 0x1;
  75. pmic_reg_write(p, PFUZE3000_LDOGCTL, reg);
  76. /* SW1A/1B mode set to APS/APS */
  77. reg = 0x8;
  78. pmic_reg_write(p, PFUZE3000_SW1AMODE, reg);
  79. pmic_reg_write(p, PFUZE3000_SW1BMODE, reg);
  80. /* SW1A/1B standby voltage set to 1.025V */
  81. reg = 0xd;
  82. pmic_reg_write(p, PFUZE3000_SW1ASTBY, reg);
  83. pmic_reg_write(p, PFUZE3000_SW1BSTBY, reg);
  84. /* decrease SW1B normal voltage to 0.975V */
  85. pmic_reg_read(p, PFUZE3000_SW1BVOLT, &reg);
  86. reg &= ~0x1f;
  87. reg |= PFUZE3000_SW1AB_SETP(975);
  88. pmic_reg_write(p, PFUZE3000_SW1BVOLT, reg);
  89. return 0;
  90. }
  91. #endif
  92. static iomux_v3_cfg_t const wdog_pads[] = {
  93. MX7D_PAD_GPIO1_IO00__WDOG1_WDOG_B | MUX_PAD_CTRL(NO_PAD_CTRL),
  94. };
  95. static iomux_v3_cfg_t const uart5_pads[] = {
  96. MX7D_PAD_I2C4_SCL__UART5_DCE_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
  97. MX7D_PAD_I2C4_SDA__UART5_DCE_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
  98. };
  99. static iomux_v3_cfg_t const usdhc3_emmc_pads[] = {
  100. MX7D_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  101. MX7D_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  102. MX7D_PAD_SD3_DATA0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  103. MX7D_PAD_SD3_DATA1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  104. MX7D_PAD_SD3_DATA2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  105. MX7D_PAD_SD3_DATA3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  106. MX7D_PAD_SD3_DATA4__SD3_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  107. MX7D_PAD_SD3_DATA5__SD3_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  108. MX7D_PAD_SD3_DATA6__SD3_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  109. MX7D_PAD_SD3_DATA7__SD3_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  110. MX7D_PAD_GPIO1_IO14__GPIO1_IO14 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  111. };
  112. #ifdef CONFIG_FEC_MXC
  113. static iomux_v3_cfg_t const fec1_pads[] = {
  114. MX7D_PAD_SD2_CD_B__ENET1_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL_MII),
  115. MX7D_PAD_SD2_WP__ENET1_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL_MII),
  116. MX7D_PAD_ENET1_RGMII_TXC__ENET1_RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  117. MX7D_PAD_ENET1_RGMII_TD0__ENET1_RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  118. MX7D_PAD_ENET1_RGMII_TD1__ENET1_RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  119. MX7D_PAD_ENET1_RGMII_TD2__ENET1_RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  120. MX7D_PAD_ENET1_RGMII_TD3__ENET1_RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  121. MX7D_PAD_ENET1_RGMII_TX_CTL__ENET1_RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  122. MX7D_PAD_ENET1_RGMII_RXC__ENET1_RGMII_RXC | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
  123. MX7D_PAD_ENET1_RGMII_RD0__ENET1_RGMII_RD0 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
  124. MX7D_PAD_ENET1_RGMII_RD1__ENET1_RGMII_RD1 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
  125. MX7D_PAD_ENET1_RGMII_RD2__ENET1_RGMII_RD2 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
  126. MX7D_PAD_ENET1_RGMII_RD3__ENET1_RGMII_RD3 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
  127. MX7D_PAD_ENET1_RGMII_RX_CTL__ENET1_RGMII_RX_CTL | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
  128. MX7D_PAD_SD3_STROBE__GPIO6_IO10 | MUX_PAD_CTRL(NO_PAD_CTRL),
  129. MX7D_PAD_SD3_RESET_B__GPIO6_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL),
  130. };
  131. #define FEC1_RST_GPIO IMX_GPIO_NR(6, 11)
  132. static void setup_iomux_fec(void)
  133. {
  134. imx_iomux_v3_setup_multiple_pads(fec1_pads, ARRAY_SIZE(fec1_pads));
  135. gpio_direction_output(FEC1_RST_GPIO, 0);
  136. udelay(500);
  137. gpio_set_value(FEC1_RST_GPIO, 1);
  138. }
  139. int board_eth_init(bd_t *bis)
  140. {
  141. setup_iomux_fec();
  142. return fecmxc_initialize_multi(bis, 0,
  143. CONFIG_FEC_MXC_PHYADDR, IMX_FEC_BASE);
  144. }
  145. static int setup_fec(void)
  146. {
  147. struct iomuxc_gpr_base_regs *const iomuxc_gpr_regs
  148. = (struct iomuxc_gpr_base_regs *)IOMUXC_GPR_BASE_ADDR;
  149. /* Use 125M anatop REF_CLK1 for ENET1, clear gpr1[13], gpr1[17] */
  150. clrsetbits_le32(&iomuxc_gpr_regs->gpr[1],
  151. (IOMUXC_GPR_GPR1_GPR_ENET1_TX_CLK_SEL_MASK |
  152. IOMUXC_GPR_GPR1_GPR_ENET1_CLK_DIR_MASK), 0);
  153. return set_clk_enet(ENET_125MHZ);
  154. }
  155. int board_phy_config(struct phy_device *phydev)
  156. {
  157. unsigned short val;
  158. /* To enable AR8035 ouput a 125MHz clk from CLK_25M */
  159. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
  160. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
  161. phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
  162. val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
  163. val &= 0xffe7;
  164. val |= 0x18;
  165. phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
  166. /* introduce tx clock delay */
  167. phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
  168. val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
  169. val |= 0x0100;
  170. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
  171. if (phydev->drv->config)
  172. phydev->drv->config(phydev);
  173. return 0;
  174. }
  175. #endif
  176. static void setup_iomux_uart(void)
  177. {
  178. imx_iomux_v3_setup_multiple_pads(uart5_pads, ARRAY_SIZE(uart5_pads));
  179. }
  180. static struct fsl_esdhc_cfg usdhc_cfg[1] = {
  181. {USDHC3_BASE_ADDR},
  182. };
  183. int board_mmc_getcd(struct mmc *mmc)
  184. {
  185. /* Assume uSDHC3 emmc is always present */
  186. return 1;
  187. }
  188. int board_mmc_init(bd_t *bis)
  189. {
  190. imx_iomux_v3_setup_multiple_pads(
  191. usdhc3_emmc_pads, ARRAY_SIZE(usdhc3_emmc_pads));
  192. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
  193. return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
  194. }
  195. int board_early_init_f(void)
  196. {
  197. setup_iomux_uart();
  198. #ifdef CONFIG_SYS_I2C_MXC
  199. setup_i2c(3, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info4);
  200. #endif
  201. return 0;
  202. }
  203. int board_init(void)
  204. {
  205. /* address of boot parameters */
  206. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  207. #ifdef CONFIG_FEC_MXC
  208. setup_fec();
  209. #endif
  210. return 0;
  211. }
  212. int board_late_init(void)
  213. {
  214. struct wdog_regs *wdog = (struct wdog_regs *)WDOG1_BASE_ADDR;
  215. imx_iomux_v3_setup_multiple_pads(wdog_pads, ARRAY_SIZE(wdog_pads));
  216. set_wdog_reset(wdog);
  217. /*
  218. * Do not assert internal WDOG_RESET_B_DEB(controlled by bit 4),
  219. * since we use PMIC_PWRON to reset the board.
  220. */
  221. clrsetbits_le16(&wdog->wcr, 0, 0x10);
  222. return 0;
  223. }
  224. int checkboard(void)
  225. {
  226. puts("Board: i.MX7D PICOSOM\n");
  227. return 0;
  228. }
  229. int board_usb_phy_mode(int port)
  230. {
  231. return USB_INIT_DEVICE;
  232. }