eth.c 1.3 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2016 BayLibre, SAS
  4. * Author: Neil Armstrong <narmstrong@baylibre.com>
  5. */
  6. #include <common.h>
  7. #include <dm.h>
  8. #include <asm/io.h>
  9. #include <asm/arch/gx.h>
  10. #include <asm/arch/eth.h>
  11. #include <phy.h>
  12. /* Configure the Ethernet MAC with the requested interface mode
  13. * with some optional flags.
  14. */
  15. void meson_gx_eth_init(phy_interface_t mode, unsigned int flags)
  16. {
  17. switch (mode) {
  18. case PHY_INTERFACE_MODE_RGMII:
  19. case PHY_INTERFACE_MODE_RGMII_ID:
  20. case PHY_INTERFACE_MODE_RGMII_RXID:
  21. case PHY_INTERFACE_MODE_RGMII_TXID:
  22. /* Set RGMII mode */
  23. setbits_le32(GX_ETH_REG_0, GX_ETH_REG_0_PHY_INTF |
  24. GX_ETH_REG_0_TX_PHASE(1) |
  25. GX_ETH_REG_0_TX_RATIO(4) |
  26. GX_ETH_REG_0_PHY_CLK_EN |
  27. GX_ETH_REG_0_CLK_EN);
  28. break;
  29. case PHY_INTERFACE_MODE_RMII:
  30. /* Set RMII mode */
  31. out_le32(GX_ETH_REG_0, GX_ETH_REG_0_INVERT_RMII_CLK |
  32. GX_ETH_REG_0_CLK_EN);
  33. /* Use GXL RMII Internal PHY */
  34. if (IS_ENABLED(CONFIG_MESON_GXL) &&
  35. (flags & MESON_GXL_USE_INTERNAL_RMII_PHY)) {
  36. writel(0x10110181, GX_ETH_REG_2);
  37. writel(0xe40908ff, GX_ETH_REG_3);
  38. }
  39. break;
  40. default:
  41. printf("Invalid Ethernet interface mode\n");
  42. return;
  43. }
  44. /* Enable power gate */
  45. clrbits_le32(GX_MEM_PD_REG_0, GX_MEM_PD_REG_0_ETH_MASK);
  46. }