clock.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275
  1. /*
  2. * (C) Copyright 2016
  3. * Vikas Manocha, <vikas.manocha@st.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <asm/io.h>
  9. #include <asm/arch/rcc.h>
  10. #include <asm/arch/stm32.h>
  11. #include <asm/arch/stm32_periph.h>
  12. #define RCC_CR_HSION BIT(0)
  13. #define RCC_CR_HSEON BIT(16)
  14. #define RCC_CR_HSERDY BIT(17)
  15. #define RCC_CR_HSEBYP BIT(18)
  16. #define RCC_CR_CSSON BIT(19)
  17. #define RCC_CR_PLLON BIT(24)
  18. #define RCC_CR_PLLRDY BIT(25)
  19. #define RCC_PLLCFGR_PLLM_MASK GENMASK(5, 0)
  20. #define RCC_PLLCFGR_PLLN_MASK GENMASK(14, 6)
  21. #define RCC_PLLCFGR_PLLP_MASK GENMASK(17, 16)
  22. #define RCC_PLLCFGR_PLLQ_MASK GENMASK(27, 24)
  23. #define RCC_PLLCFGR_PLLSRC BIT(22)
  24. #define RCC_PLLCFGR_PLLM_SHIFT 0
  25. #define RCC_PLLCFGR_PLLN_SHIFT 6
  26. #define RCC_PLLCFGR_PLLP_SHIFT 16
  27. #define RCC_PLLCFGR_PLLQ_SHIFT 24
  28. #define RCC_CFGR_AHB_PSC_MASK GENMASK(7, 4)
  29. #define RCC_CFGR_APB1_PSC_MASK GENMASK(12, 10)
  30. #define RCC_CFGR_APB2_PSC_MASK GENMASK(15, 13)
  31. #define RCC_CFGR_SW0 BIT(0)
  32. #define RCC_CFGR_SW1 BIT(1)
  33. #define RCC_CFGR_SW_MASK GENMASK(1, 0)
  34. #define RCC_CFGR_SW_HSI 0
  35. #define RCC_CFGR_SW_HSE RCC_CFGR_SW0
  36. #define RCC_CFGR_SW_PLL RCC_CFGR_SW1
  37. #define RCC_CFGR_SWS0 BIT(2)
  38. #define RCC_CFGR_SWS1 BIT(3)
  39. #define RCC_CFGR_SWS_MASK GENMASK(3, 2)
  40. #define RCC_CFGR_SWS_HSI 0
  41. #define RCC_CFGR_SWS_HSE RCC_CFGR_SWS0
  42. #define RCC_CFGR_SWS_PLL RCC_CFGR_SWS1
  43. #define RCC_CFGR_HPRE_SHIFT 4
  44. #define RCC_CFGR_PPRE1_SHIFT 10
  45. #define RCC_CFGR_PPRE2_SHIFT 13
  46. /*
  47. * Offsets of some PWR registers
  48. */
  49. #define PWR_CR1_ODEN BIT(16)
  50. #define PWR_CR1_ODSWEN BIT(17)
  51. #define PWR_CSR1_ODRDY BIT(16)
  52. #define PWR_CSR1_ODSWRDY BIT(17)
  53. struct pll_psc {
  54. u8 pll_m;
  55. u16 pll_n;
  56. u8 pll_p;
  57. u8 pll_q;
  58. u8 ahb_psc;
  59. u8 apb1_psc;
  60. u8 apb2_psc;
  61. };
  62. #define AHB_PSC_1 0
  63. #define AHB_PSC_2 0x8
  64. #define AHB_PSC_4 0x9
  65. #define AHB_PSC_8 0xA
  66. #define AHB_PSC_16 0xB
  67. #define AHB_PSC_64 0xC
  68. #define AHB_PSC_128 0xD
  69. #define AHB_PSC_256 0xE
  70. #define AHB_PSC_512 0xF
  71. #define APB_PSC_1 0
  72. #define APB_PSC_2 0x4
  73. #define APB_PSC_4 0x5
  74. #define APB_PSC_8 0x6
  75. #define APB_PSC_16 0x7
  76. #if !defined(CONFIG_STM32_HSE_HZ)
  77. #error "CONFIG_STM32_HSE_HZ not defined!"
  78. #else
  79. #if (CONFIG_STM32_HSE_HZ == 25000000)
  80. #if (CONFIG_SYS_CLK_FREQ == 200000000)
  81. /* 200 MHz */
  82. struct pll_psc sys_pll_psc = {
  83. .pll_m = 25,
  84. .pll_n = 400,
  85. .pll_p = 2,
  86. .pll_q = 8,
  87. .ahb_psc = AHB_PSC_1,
  88. .apb1_psc = APB_PSC_4,
  89. .apb2_psc = APB_PSC_2
  90. };
  91. #endif
  92. #else
  93. #error "No PLL/Prescaler configuration for given CONFIG_STM32_HSE_HZ exists"
  94. #endif
  95. #endif
  96. int configure_clocks(void)
  97. {
  98. /* Reset RCC configuration */
  99. setbits_le32(&STM32_RCC->cr, RCC_CR_HSION);
  100. writel(0, &STM32_RCC->cfgr); /* Reset CFGR */
  101. clrbits_le32(&STM32_RCC->cr, (RCC_CR_HSEON | RCC_CR_CSSON
  102. | RCC_CR_PLLON));
  103. writel(0x24003010, &STM32_RCC->pllcfgr); /* Reset value from RM */
  104. clrbits_le32(&STM32_RCC->cr, RCC_CR_HSEBYP);
  105. writel(0, &STM32_RCC->cir); /* Disable all interrupts */
  106. /* Configure for HSE+PLL operation */
  107. setbits_le32(&STM32_RCC->cr, RCC_CR_HSEON);
  108. while (!(readl(&STM32_RCC->cr) & RCC_CR_HSERDY))
  109. ;
  110. setbits_le32(&STM32_RCC->cfgr, ((
  111. sys_pll_psc.ahb_psc << RCC_CFGR_HPRE_SHIFT)
  112. | (sys_pll_psc.apb1_psc << RCC_CFGR_PPRE1_SHIFT)
  113. | (sys_pll_psc.apb2_psc << RCC_CFGR_PPRE2_SHIFT)));
  114. /* Configure the main PLL */
  115. uint32_t pllcfgr = 0;
  116. pllcfgr = RCC_PLLCFGR_PLLSRC; /* pll source HSE */
  117. pllcfgr |= sys_pll_psc.pll_m << RCC_PLLCFGR_PLLM_SHIFT;
  118. pllcfgr |= sys_pll_psc.pll_n << RCC_PLLCFGR_PLLN_SHIFT;
  119. pllcfgr |= ((sys_pll_psc.pll_p >> 1) - 1) << RCC_PLLCFGR_PLLP_SHIFT;
  120. pllcfgr |= sys_pll_psc.pll_q << RCC_PLLCFGR_PLLQ_SHIFT;
  121. writel(pllcfgr, &STM32_RCC->pllcfgr);
  122. /* Enable the main PLL */
  123. setbits_le32(&STM32_RCC->cr, RCC_CR_PLLON);
  124. while (!(readl(&STM32_RCC->cr) & RCC_CR_PLLRDY))
  125. ;
  126. /* Enable high performance mode, System frequency up to 200 MHz */
  127. setbits_le32(&STM32_RCC->apb1enr, RCC_APB1ENR_PWREN);
  128. setbits_le32(&STM32_PWR->cr1, PWR_CR1_ODEN);
  129. /* Infinite wait! */
  130. while (!(readl(&STM32_PWR->csr1) & PWR_CSR1_ODRDY))
  131. ;
  132. /* Enable the Over-drive switch */
  133. setbits_le32(&STM32_PWR->cr1, PWR_CR1_ODSWEN);
  134. /* Infinite wait! */
  135. while (!(readl(&STM32_PWR->csr1) & PWR_CSR1_ODSWRDY))
  136. ;
  137. stm32_flash_latency_cfg(5);
  138. clrbits_le32(&STM32_RCC->cfgr, (RCC_CFGR_SW0 | RCC_CFGR_SW1));
  139. setbits_le32(&STM32_RCC->cfgr, RCC_CFGR_SW_PLL);
  140. while ((readl(&STM32_RCC->cfgr) & RCC_CFGR_SWS_MASK) !=
  141. RCC_CFGR_SWS_PLL)
  142. ;
  143. return 0;
  144. }
  145. unsigned long clock_get(enum clock clck)
  146. {
  147. u32 sysclk = 0;
  148. u32 shift = 0;
  149. /* Prescaler table lookups for clock computation */
  150. u8 ahb_psc_table[16] = {
  151. 0, 0, 0, 0, 0, 0, 0, 0, 1, 2, 3, 4, 6, 7, 8, 9
  152. };
  153. u8 apb_psc_table[8] = {
  154. 0, 0, 0, 0, 1, 2, 3, 4
  155. };
  156. if ((readl(&STM32_RCC->cfgr) & RCC_CFGR_SWS_MASK) ==
  157. RCC_CFGR_SWS_PLL) {
  158. u16 pllm, plln, pllp;
  159. pllm = (readl(&STM32_RCC->pllcfgr) & RCC_PLLCFGR_PLLM_MASK);
  160. plln = ((readl(&STM32_RCC->pllcfgr) & RCC_PLLCFGR_PLLN_MASK)
  161. >> RCC_PLLCFGR_PLLN_SHIFT);
  162. pllp = ((((readl(&STM32_RCC->pllcfgr) & RCC_PLLCFGR_PLLP_MASK)
  163. >> RCC_PLLCFGR_PLLP_SHIFT) + 1) << 1);
  164. sysclk = ((CONFIG_STM32_HSE_HZ / pllm) * plln) / pllp;
  165. }
  166. switch (clck) {
  167. case CLOCK_CORE:
  168. return sysclk;
  169. break;
  170. case CLOCK_AHB:
  171. shift = ahb_psc_table[(
  172. (readl(&STM32_RCC->cfgr) & RCC_CFGR_AHB_PSC_MASK)
  173. >> RCC_CFGR_HPRE_SHIFT)];
  174. return sysclk >>= shift;
  175. break;
  176. case CLOCK_APB1:
  177. shift = apb_psc_table[(
  178. (readl(&STM32_RCC->cfgr) & RCC_CFGR_APB1_PSC_MASK)
  179. >> RCC_CFGR_PPRE1_SHIFT)];
  180. return sysclk >>= shift;
  181. break;
  182. case CLOCK_APB2:
  183. shift = apb_psc_table[(
  184. (readl(&STM32_RCC->cfgr) & RCC_CFGR_APB2_PSC_MASK)
  185. >> RCC_CFGR_PPRE2_SHIFT)];
  186. return sysclk >>= shift;
  187. break;
  188. default:
  189. return 0;
  190. break;
  191. }
  192. }
  193. void clock_setup(int peripheral)
  194. {
  195. switch (peripheral) {
  196. case USART1_CLOCK_CFG:
  197. setbits_le32(&STM32_RCC->apb2enr, RCC_APB2ENR_USART1EN);
  198. break;
  199. case GPIO_A_CLOCK_CFG:
  200. setbits_le32(&STM32_RCC->ahb1enr, RCC_AHB1ENR_GPIO_A_EN);
  201. break;
  202. case GPIO_B_CLOCK_CFG:
  203. setbits_le32(&STM32_RCC->ahb1enr, RCC_AHB1ENR_GPIO_B_EN);
  204. break;
  205. case GPIO_C_CLOCK_CFG:
  206. setbits_le32(&STM32_RCC->ahb1enr, RCC_AHB1ENR_GPIO_C_EN);
  207. break;
  208. case GPIO_D_CLOCK_CFG:
  209. setbits_le32(&STM32_RCC->ahb1enr, RCC_AHB1ENR_GPIO_D_EN);
  210. break;
  211. case GPIO_E_CLOCK_CFG:
  212. setbits_le32(&STM32_RCC->ahb1enr, RCC_AHB1ENR_GPIO_E_EN);
  213. break;
  214. case GPIO_F_CLOCK_CFG:
  215. setbits_le32(&STM32_RCC->ahb1enr, RCC_AHB1ENR_GPIO_F_EN);
  216. break;
  217. case GPIO_G_CLOCK_CFG:
  218. setbits_le32(&STM32_RCC->ahb1enr, RCC_AHB1ENR_GPIO_G_EN);
  219. break;
  220. case GPIO_H_CLOCK_CFG:
  221. setbits_le32(&STM32_RCC->ahb1enr, RCC_AHB1ENR_GPIO_H_EN);
  222. break;
  223. case GPIO_I_CLOCK_CFG:
  224. setbits_le32(&STM32_RCC->ahb1enr, RCC_AHB1ENR_GPIO_I_EN);
  225. break;
  226. case GPIO_J_CLOCK_CFG:
  227. setbits_le32(&STM32_RCC->ahb1enr, RCC_AHB1ENR_GPIO_J_EN);
  228. break;
  229. case GPIO_K_CLOCK_CFG:
  230. setbits_le32(&STM32_RCC->ahb1enr, RCC_AHB1ENR_GPIO_K_EN);
  231. break;
  232. case SYSCFG_CLOCK_CFG:
  233. setbits_le32(&STM32_RCC->apb2enr, RCC_APB2ENR_SYSCFGEN);
  234. break;
  235. case TIMER2_CLOCK_CFG:
  236. setbits_le32(&STM32_RCC->apb1enr, RCC_APB1ENR_TIM2EN);
  237. break;
  238. case FMC_CLOCK_CFG:
  239. setbits_le32(&STM32_RCC->ahb3enr, RCC_AHB3ENR_FMC_EN);
  240. break;
  241. case STMMAC_CLOCK_CFG:
  242. setbits_le32(&STM32_RCC->ahb1enr, RCC_AHB1ENR_ETHMAC_EN);
  243. setbits_le32(&STM32_RCC->ahb1enr, RCC_AHB1ENR_ETHMAC_RX_EN);
  244. setbits_le32(&STM32_RCC->ahb1enr, RCC_AHB1ENR_ETHMAC_TX_EN);
  245. break;
  246. case QSPI_CLOCK_CFG:
  247. setbits_le32(&STM32_RCC->ahb3enr, RCC_AHB3ENR_QSPI_EN);
  248. break;
  249. default:
  250. break;
  251. }
  252. }