spl.c 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168
  1. /*
  2. * Copyright (C) 2012 Altera Corporation <www.altera.com>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <asm/io.h>
  8. #include <asm/pl310.h>
  9. #include <asm/u-boot.h>
  10. #include <asm/utils.h>
  11. #include <image.h>
  12. #include <asm/arch/reset_manager.h>
  13. #include <spl.h>
  14. #include <asm/arch/system_manager.h>
  15. #include <asm/arch/freeze_controller.h>
  16. #include <asm/arch/clock_manager.h>
  17. #include <asm/arch/scan_manager.h>
  18. #include <asm/arch/sdram.h>
  19. #include <asm/arch/scu.h>
  20. #include <asm/arch/nic301.h>
  21. DECLARE_GLOBAL_DATA_PTR;
  22. static struct pl310_regs *const pl310 =
  23. (struct pl310_regs *)CONFIG_SYS_PL310_BASE;
  24. static struct scu_registers *scu_regs =
  25. (struct scu_registers *)SOCFPGA_MPUSCU_ADDRESS;
  26. static struct nic301_registers *nic301_regs =
  27. (struct nic301_registers *)SOCFPGA_L3REGS_ADDRESS;
  28. u32 spl_boot_device(void)
  29. {
  30. #ifdef CONFIG_SPL_MMC_SUPPORT
  31. socfpga_per_reset(SOCFPGA_RESET(SDMMC), 0);
  32. socfpga_per_reset(SOCFPGA_RESET(DMA), 0);
  33. return BOOT_DEVICE_MMC1;
  34. #else
  35. return BOOT_DEVICE_RAM;
  36. #endif
  37. }
  38. #ifdef CONFIG_SPL_MMC_SUPPORT
  39. u32 spl_boot_mode(void)
  40. {
  41. #if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
  42. return MMCSD_MODE_FS;
  43. #else
  44. return MMCSD_MODE_RAW;
  45. #endif
  46. }
  47. #endif
  48. static void socfpga_nic301_slave_ns(void)
  49. {
  50. writel(0x1, &nic301_regs->lwhps2fpgaregs);
  51. writel(0x1, &nic301_regs->hps2fpgaregs);
  52. writel(0x1, &nic301_regs->acp);
  53. writel(0x1, &nic301_regs->rom);
  54. writel(0x1, &nic301_regs->ocram);
  55. writel(0x1, &nic301_regs->sdrdata);
  56. }
  57. void board_init_f(ulong dummy)
  58. {
  59. #ifndef CONFIG_SOCFPGA_VIRTUAL_TARGET
  60. const struct cm_config *cm_default_cfg = cm_get_default_config();
  61. #endif
  62. struct socfpga_system_manager *sysmgr_regs =
  63. (struct socfpga_system_manager *)SOCFPGA_SYSMGR_ADDRESS;
  64. unsigned long sdram_size;
  65. unsigned long reg;
  66. /*
  67. * First C code to run. Clear fake OCRAM ECC first as SBE
  68. * and DBE might triggered during power on
  69. */
  70. reg = readl(&sysmgr_regs->eccgrp_ocram);
  71. if (reg & SYSMGR_ECC_OCRAM_SERR)
  72. writel(SYSMGR_ECC_OCRAM_SERR | SYSMGR_ECC_OCRAM_EN,
  73. &sysmgr_regs->eccgrp_ocram);
  74. if (reg & SYSMGR_ECC_OCRAM_DERR)
  75. writel(SYSMGR_ECC_OCRAM_DERR | SYSMGR_ECC_OCRAM_EN,
  76. &sysmgr_regs->eccgrp_ocram);
  77. memset(__bss_start, 0, __bss_end - __bss_start);
  78. socfpga_nic301_slave_ns();
  79. /* Configure ARM MPU SNSAC register. */
  80. setbits_le32(&scu_regs->sacr, 0xfff);
  81. /* Remap SDRAM to 0x0 */
  82. writel(0x1, &nic301_regs->remap); /* remap.mpuzero */
  83. writel(0x1, &pl310->pl310_addr_filter_start);
  84. #ifndef CONFIG_SOCFPGA_VIRTUAL_TARGET
  85. debug("Freezing all I/O banks\n");
  86. /* freeze all IO banks */
  87. sys_mgr_frzctrl_freeze_req();
  88. /* Put everything into reset but L4WD0. */
  89. socfpga_per_reset_all();
  90. /* Put FPGA bridges into reset too. */
  91. socfpga_bridges_reset(1);
  92. socfpga_per_reset(SOCFPGA_RESET(SDR), 0);
  93. socfpga_per_reset(SOCFPGA_RESET(UART0), 0);
  94. socfpga_per_reset(SOCFPGA_RESET(OSC1TIMER0), 0);
  95. timer_init();
  96. debug("Reconfigure Clock Manager\n");
  97. /* reconfigure the PLLs */
  98. cm_basic_init(cm_default_cfg);
  99. /* Enable bootrom to configure IOs. */
  100. sysmgr_config_warmrstcfgio(1);
  101. /* configure the IOCSR / IO buffer settings */
  102. if (scan_mgr_configure_iocsr())
  103. hang();
  104. sysmgr_config_warmrstcfgio(0);
  105. /* configure the pin muxing through system manager */
  106. sysmgr_config_warmrstcfgio(1);
  107. sysmgr_pinmux_init();
  108. sysmgr_config_warmrstcfgio(0);
  109. #endif /* CONFIG_SOCFPGA_VIRTUAL_TARGET */
  110. /* De-assert reset for peripherals and bridges based on handoff */
  111. reset_deassert_peripherals_handoff();
  112. socfpga_bridges_reset(0);
  113. debug("Unfreezing/Thaw all I/O banks\n");
  114. /* unfreeze / thaw all IO banks */
  115. sys_mgr_frzctrl_thaw_req();
  116. /* enable console uart printing */
  117. preloader_console_init();
  118. if (sdram_mmr_init_full(0xffffffff) != 0) {
  119. puts("SDRAM init failed.\n");
  120. hang();
  121. }
  122. debug("SDRAM: Calibrating PHY\n");
  123. /* SDRAM calibration */
  124. if (sdram_calibration_full() == 0) {
  125. puts("SDRAM calibration failed.\n");
  126. hang();
  127. }
  128. sdram_size = sdram_calculate_size();
  129. debug("SDRAM: %ld MiB\n", sdram_size >> 20);
  130. /* Sanity check ensure correct SDRAM size specified */
  131. if (get_ram_size(0, sdram_size) != sdram_size) {
  132. puts("SDRAM size check failed!\n");
  133. hang();
  134. }
  135. socfpga_bridges_reset(1);
  136. board_init_r(NULL, 0);
  137. }