dma.h 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166
  1. /*
  2. * Freescale i.MX28 APBH DMA
  3. *
  4. * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
  5. * on behalf of DENX Software Engineering GmbH
  6. *
  7. * Based on code from LTIB:
  8. * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  9. *
  10. * SPDX-License-Identifier: GPL-2.0+
  11. */
  12. #ifndef __DMA_H__
  13. #define __DMA_H__
  14. #include <linux/list.h>
  15. #include <linux/compiler.h>
  16. #ifndef CONFIG_ARCH_DMA_PIO_WORDS
  17. #define DMA_PIO_WORDS 15
  18. #else
  19. #define DMA_PIO_WORDS CONFIG_ARCH_DMA_PIO_WORDS
  20. #endif
  21. #define MXS_DMA_ALIGNMENT 32
  22. /*
  23. * MXS DMA channels
  24. */
  25. #if defined(CONFIG_MX23)
  26. enum {
  27. MXS_DMA_CHANNEL_AHB_APBH_LCDIF = 0,
  28. MXS_DMA_CHANNEL_AHB_APBH_SSP0,
  29. MXS_DMA_CHANNEL_AHB_APBH_SSP1,
  30. MXS_DMA_CHANNEL_AHB_APBH_RESERVED0,
  31. MXS_DMA_CHANNEL_AHB_APBH_GPMI0,
  32. MXS_DMA_CHANNEL_AHB_APBH_GPMI1,
  33. MXS_DMA_CHANNEL_AHB_APBH_GPMI2,
  34. MXS_DMA_CHANNEL_AHB_APBH_GPMI3,
  35. MXS_MAX_DMA_CHANNELS,
  36. };
  37. #elif defined(CONFIG_MX28)
  38. enum {
  39. MXS_DMA_CHANNEL_AHB_APBH_SSP0 = 0,
  40. MXS_DMA_CHANNEL_AHB_APBH_SSP1,
  41. MXS_DMA_CHANNEL_AHB_APBH_SSP2,
  42. MXS_DMA_CHANNEL_AHB_APBH_SSP3,
  43. MXS_DMA_CHANNEL_AHB_APBH_GPMI0,
  44. MXS_DMA_CHANNEL_AHB_APBH_GPMI1,
  45. MXS_DMA_CHANNEL_AHB_APBH_GPMI2,
  46. MXS_DMA_CHANNEL_AHB_APBH_GPMI3,
  47. MXS_DMA_CHANNEL_AHB_APBH_GPMI4,
  48. MXS_DMA_CHANNEL_AHB_APBH_GPMI5,
  49. MXS_DMA_CHANNEL_AHB_APBH_GPMI6,
  50. MXS_DMA_CHANNEL_AHB_APBH_GPMI7,
  51. MXS_DMA_CHANNEL_AHB_APBH_HSADC,
  52. MXS_DMA_CHANNEL_AHB_APBH_LCDIF,
  53. MXS_DMA_CHANNEL_AHB_APBH_RESERVED0,
  54. MXS_DMA_CHANNEL_AHB_APBH_RESERVED1,
  55. MXS_MAX_DMA_CHANNELS,
  56. };
  57. #elif defined(CONFIG_MX6)
  58. enum {
  59. MXS_DMA_CHANNEL_AHB_APBH_GPMI0 = 0,
  60. MXS_DMA_CHANNEL_AHB_APBH_GPMI1,
  61. MXS_DMA_CHANNEL_AHB_APBH_GPMI2,
  62. MXS_DMA_CHANNEL_AHB_APBH_GPMI3,
  63. MXS_DMA_CHANNEL_AHB_APBH_GPMI4,
  64. MXS_DMA_CHANNEL_AHB_APBH_GPMI5,
  65. MXS_DMA_CHANNEL_AHB_APBH_GPMI6,
  66. MXS_DMA_CHANNEL_AHB_APBH_GPMI7,
  67. MXS_MAX_DMA_CHANNELS,
  68. };
  69. #endif
  70. /*
  71. * MXS DMA hardware command.
  72. *
  73. * This structure describes the in-memory layout of an entire DMA command,
  74. * including space for the maximum number of PIO accesses. See the appropriate
  75. * reference manual for a detailed description of what these fields mean to the
  76. * DMA hardware.
  77. */
  78. #define MXS_DMA_DESC_COMMAND_MASK 0x3
  79. #define MXS_DMA_DESC_COMMAND_OFFSET 0
  80. #define MXS_DMA_DESC_COMMAND_NO_DMAXFER 0x0
  81. #define MXS_DMA_DESC_COMMAND_DMA_WRITE 0x1
  82. #define MXS_DMA_DESC_COMMAND_DMA_READ 0x2
  83. #define MXS_DMA_DESC_COMMAND_DMA_SENSE 0x3
  84. #define MXS_DMA_DESC_CHAIN (1 << 2)
  85. #define MXS_DMA_DESC_IRQ (1 << 3)
  86. #define MXS_DMA_DESC_NAND_LOCK (1 << 4)
  87. #define MXS_DMA_DESC_NAND_WAIT_4_READY (1 << 5)
  88. #define MXS_DMA_DESC_DEC_SEM (1 << 6)
  89. #define MXS_DMA_DESC_WAIT4END (1 << 7)
  90. #define MXS_DMA_DESC_HALT_ON_TERMINATE (1 << 8)
  91. #define MXS_DMA_DESC_TERMINATE_FLUSH (1 << 9)
  92. #define MXS_DMA_DESC_PIO_WORDS_MASK (0xf << 12)
  93. #define MXS_DMA_DESC_PIO_WORDS_OFFSET 12
  94. #define MXS_DMA_DESC_BYTES_MASK (0xffff << 16)
  95. #define MXS_DMA_DESC_BYTES_OFFSET 16
  96. struct mxs_dma_cmd {
  97. unsigned long next;
  98. unsigned long data;
  99. union {
  100. dma_addr_t address;
  101. unsigned long alternate;
  102. };
  103. unsigned long pio_words[DMA_PIO_WORDS];
  104. };
  105. /*
  106. * MXS DMA command descriptor.
  107. *
  108. * This structure incorporates an MXS DMA hardware command structure, along
  109. * with metadata.
  110. */
  111. #define MXS_DMA_DESC_FIRST (1 << 0)
  112. #define MXS_DMA_DESC_LAST (1 << 1)
  113. #define MXS_DMA_DESC_READY (1 << 31)
  114. struct mxs_dma_desc {
  115. struct mxs_dma_cmd cmd;
  116. unsigned int flags;
  117. dma_addr_t address;
  118. void *buffer;
  119. struct list_head node;
  120. } __aligned(MXS_DMA_ALIGNMENT);
  121. /**
  122. * MXS DMA channel
  123. *
  124. * This structure represents a single DMA channel. The MXS platform code
  125. * maintains an array of these structures to represent every DMA channel in the
  126. * system (see mxs_dma_channels).
  127. */
  128. #define MXS_DMA_FLAGS_IDLE 0
  129. #define MXS_DMA_FLAGS_BUSY (1 << 0)
  130. #define MXS_DMA_FLAGS_FREE 0
  131. #define MXS_DMA_FLAGS_ALLOCATED (1 << 16)
  132. #define MXS_DMA_FLAGS_VALID (1 << 31)
  133. struct mxs_dma_chan {
  134. const char *name;
  135. unsigned long dev;
  136. struct mxs_dma_device *dma;
  137. unsigned int flags;
  138. unsigned int active_num;
  139. unsigned int pending_num;
  140. struct list_head active;
  141. struct list_head done;
  142. };
  143. struct mxs_dma_desc *mxs_dma_desc_alloc(void);
  144. void mxs_dma_desc_free(struct mxs_dma_desc *);
  145. int mxs_dma_desc_append(int channel, struct mxs_dma_desc *pdesc);
  146. int mxs_dma_go(int chan);
  147. void mxs_dma_init(void);
  148. int mxs_dma_init_channel(int chan);
  149. int mxs_dma_release(int chan);
  150. void mxs_dma_circ_start(int chan, struct mxs_dma_desc *pdesc);
  151. #endif /* __DMA_H__ */