cpu.h 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167
  1. /*
  2. * (C) Copyright 2006-2010
  3. * Texas Instruments, <www.ti.com>
  4. *
  5. * Aneesh V <aneesh@ti.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #ifndef _CPU_H
  10. #define _CPU_H
  11. #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
  12. #include <asm/types.h>
  13. #endif /* !(__KERNEL_STRICT_NAMES || __ASSEMBLY__) */
  14. #ifndef __KERNEL_STRICT_NAMES
  15. #ifndef __ASSEMBLY__
  16. struct gpmc_cs {
  17. u32 config1; /* 0x00 */
  18. u32 config2; /* 0x04 */
  19. u32 config3; /* 0x08 */
  20. u32 config4; /* 0x0C */
  21. u32 config5; /* 0x10 */
  22. u32 config6; /* 0x14 */
  23. u32 config7; /* 0x18 */
  24. u32 nand_cmd; /* 0x1C */
  25. u32 nand_adr; /* 0x20 */
  26. u32 nand_dat; /* 0x24 */
  27. u8 res[8]; /* blow up to 0x30 byte */
  28. };
  29. struct gpmc {
  30. u8 res1[0x10];
  31. u32 sysconfig; /* 0x10 */
  32. u8 res2[0x4];
  33. u32 irqstatus; /* 0x18 */
  34. u32 irqenable; /* 0x1C */
  35. u8 res3[0x20];
  36. u32 timeout_control; /* 0x40 */
  37. u8 res4[0xC];
  38. u32 config; /* 0x50 */
  39. u32 status; /* 0x54 */
  40. u8 res5[0x8]; /* 0x58 */
  41. struct gpmc_cs cs[8]; /* 0x60, 0x90, .. */
  42. u8 res6[0x14]; /* 0x1E0 */
  43. u32 ecc_config; /* 0x1F4 */
  44. u32 ecc_control; /* 0x1F8 */
  45. u32 ecc_size_config; /* 0x1FC */
  46. u32 ecc1_result; /* 0x200 */
  47. u32 ecc2_result; /* 0x204 */
  48. u32 ecc3_result; /* 0x208 */
  49. u32 ecc4_result; /* 0x20C */
  50. u32 ecc5_result; /* 0x210 */
  51. u32 ecc6_result; /* 0x214 */
  52. u32 ecc7_result; /* 0x218 */
  53. u32 ecc8_result; /* 0x21C */
  54. u32 ecc9_result; /* 0x220 */
  55. };
  56. /* Used for board specific gpmc initialization */
  57. extern struct gpmc *gpmc_cfg;
  58. struct gptimer {
  59. u32 tidr; /* 0x00 r */
  60. u8 res1[0xc];
  61. u32 tiocp_cfg; /* 0x10 rw */
  62. u8 res2[0x10];
  63. u32 tisr_raw; /* 0x24 r */
  64. u32 tisr; /* 0x28 rw */
  65. u32 tier; /* 0x2c rw */
  66. u32 ticr; /* 0x30 rw */
  67. u32 twer; /* 0x34 rw */
  68. u32 tclr; /* 0x38 rw */
  69. u32 tcrr; /* 0x3c rw */
  70. u32 tldr; /* 0x40 rw */
  71. u32 ttgr; /* 0x44 rw */
  72. u32 twpc; /* 0x48 r */
  73. u32 tmar; /* 0x4c rw */
  74. u32 tcar1; /* 0x50 r */
  75. u32 tcicr; /* 0x54 rw */
  76. u32 tcar2; /* 0x58 r */
  77. };
  78. #endif /* __ASSEMBLY__ */
  79. #endif /* __KERNEL_STRICT_NAMES */
  80. /* enable sys_clk NO-prescale /1 */
  81. #define GPT_EN ((0x0 << 2) | (0x1 << 1) | (0x1 << 0))
  82. /* Watchdog */
  83. #ifndef __KERNEL_STRICT_NAMES
  84. #ifndef __ASSEMBLY__
  85. struct watchdog {
  86. u8 res1[0x34];
  87. u32 wwps; /* 0x34 r */
  88. u8 res2[0x10];
  89. u32 wspr; /* 0x48 rw */
  90. };
  91. #endif /* __ASSEMBLY__ */
  92. #endif /* __KERNEL_STRICT_NAMES */
  93. #define BIT(x) (1 << (x))
  94. #define WD_UNLOCK1 0xAAAA
  95. #define WD_UNLOCK2 0x5555
  96. #define TCLR_ST (0x1 << 0)
  97. #define TCLR_AR (0x1 << 1)
  98. #define TCLR_PRE (0x1 << 5)
  99. /* GPMC BASE */
  100. #define GPMC_BASE (OMAP54XX_GPMC_BASE)
  101. /* I2C base */
  102. #define I2C_BASE1 (OMAP54XX_L4_PER_BASE + 0x70000)
  103. #define I2C_BASE2 (OMAP54XX_L4_PER_BASE + 0x72000)
  104. #define I2C_BASE3 (OMAP54XX_L4_PER_BASE + 0x60000)
  105. #define I2C_BASE4 (OMAP54XX_L4_PER_BASE + 0x7A000)
  106. #define I2C_BASE5 (OMAP54XX_L4_PER_BASE + 0x7C000)
  107. /* MUSB base */
  108. #define MUSB_BASE (OMAP54XX_L4_CORE_BASE + 0xAB000)
  109. /* OMAP4 GPIO registers */
  110. #define OMAP_GPIO_REVISION 0x0000
  111. #define OMAP_GPIO_SYSCONFIG 0x0010
  112. #define OMAP_GPIO_SYSSTATUS 0x0114
  113. #define OMAP_GPIO_IRQSTATUS1 0x0118
  114. #define OMAP_GPIO_IRQSTATUS2 0x0128
  115. #define OMAP_GPIO_IRQENABLE2 0x012c
  116. #define OMAP_GPIO_IRQENABLE1 0x011c
  117. #define OMAP_GPIO_WAKE_EN 0x0120
  118. #define OMAP_GPIO_CTRL 0x0130
  119. #define OMAP_GPIO_OE 0x0134
  120. #define OMAP_GPIO_DATAIN 0x0138
  121. #define OMAP_GPIO_DATAOUT 0x013c
  122. #define OMAP_GPIO_LEVELDETECT0 0x0140
  123. #define OMAP_GPIO_LEVELDETECT1 0x0144
  124. #define OMAP_GPIO_RISINGDETECT 0x0148
  125. #define OMAP_GPIO_FALLINGDETECT 0x014c
  126. #define OMAP_GPIO_DEBOUNCE_EN 0x0150
  127. #define OMAP_GPIO_DEBOUNCE_VAL 0x0154
  128. #define OMAP_GPIO_CLEARIRQENABLE1 0x0160
  129. #define OMAP_GPIO_SETIRQENABLE1 0x0164
  130. #define OMAP_GPIO_CLEARWKUENA 0x0180
  131. #define OMAP_GPIO_SETWKUENA 0x0184
  132. #define OMAP_GPIO_CLEARDATAOUT 0x0190
  133. #define OMAP_GPIO_SETDATAOUT 0x0194
  134. /*
  135. * PRCM
  136. */
  137. /* PRM */
  138. #define PRM_BASE 0x4AE06000
  139. #define PRM_DEVICE_BASE (PRM_BASE + 0x1B00)
  140. #define PRM_RSTCTRL PRM_DEVICE_BASE
  141. #define PRM_RSTCTRL_RESET 0x01
  142. #define PRM_RSTST (PRM_DEVICE_BASE + 0x4)
  143. #define PRM_RSTST_WARM_RESET_MASK 0x7FEA
  144. /* DRA7XX CPSW Config space */
  145. #define CPSW_BASE 0x48484000
  146. #define CPSW_MDIO_BASE 0x48485000
  147. #endif /* _CPU_H */