cpu.h 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156
  1. /*
  2. * (C) Copyright 2006-2010
  3. * Texas Instruments, <www.ti.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #ifndef _CPU_H
  8. #define _CPU_H
  9. #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
  10. #include <asm/types.h>
  11. #endif /* !(__KERNEL_STRICT_NAMES || __ASSEMBLY__) */
  12. #ifndef __KERNEL_STRICT_NAMES
  13. #ifndef __ASSEMBLY__
  14. struct gpmc_cs {
  15. u32 config1; /* 0x00 */
  16. u32 config2; /* 0x04 */
  17. u32 config3; /* 0x08 */
  18. u32 config4; /* 0x0C */
  19. u32 config5; /* 0x10 */
  20. u32 config6; /* 0x14 */
  21. u32 config7; /* 0x18 */
  22. u32 nand_cmd; /* 0x1C */
  23. u32 nand_adr; /* 0x20 */
  24. u32 nand_dat; /* 0x24 */
  25. u8 res[8]; /* blow up to 0x30 byte */
  26. };
  27. struct gpmc {
  28. u8 res1[0x10];
  29. u32 sysconfig; /* 0x10 */
  30. u8 res2[0x4];
  31. u32 irqstatus; /* 0x18 */
  32. u32 irqenable; /* 0x1C */
  33. u8 res3[0x20];
  34. u32 timeout_control; /* 0x40 */
  35. u8 res4[0xC];
  36. u32 config; /* 0x50 */
  37. u32 status; /* 0x54 */
  38. u8 res5[0x8]; /* 0x58 */
  39. struct gpmc_cs cs[8]; /* 0x60, 0x90, .. */
  40. u8 res6[0x14]; /* 0x1E0 */
  41. u32 ecc_config; /* 0x1F4 */
  42. u32 ecc_control; /* 0x1F8 */
  43. u32 ecc_size_config; /* 0x1FC */
  44. u32 ecc1_result; /* 0x200 */
  45. u32 ecc2_result; /* 0x204 */
  46. u32 ecc3_result; /* 0x208 */
  47. u32 ecc4_result; /* 0x20C */
  48. u32 ecc5_result; /* 0x210 */
  49. u32 ecc6_result; /* 0x214 */
  50. u32 ecc7_result; /* 0x218 */
  51. u32 ecc8_result; /* 0x21C */
  52. u32 ecc9_result; /* 0x220 */
  53. };
  54. /* Used for board specific gpmc initialization */
  55. extern struct gpmc *gpmc_cfg;
  56. struct gptimer {
  57. u32 tidr; /* 0x00 r */
  58. u8 res[0xc];
  59. u32 tiocp_cfg; /* 0x10 rw */
  60. u32 tistat; /* 0x14 r */
  61. u32 tisr; /* 0x18 rw */
  62. u32 tier; /* 0x1c rw */
  63. u32 twer; /* 0x20 rw */
  64. u32 tclr; /* 0x24 rw */
  65. u32 tcrr; /* 0x28 rw */
  66. u32 tldr; /* 0x2c rw */
  67. u32 ttgr; /* 0x30 rw */
  68. u32 twpc; /* 0x34 r */
  69. u32 tmar; /* 0x38 rw */
  70. u32 tcar1; /* 0x3c r */
  71. u32 tcicr; /* 0x40 rw */
  72. u32 tcar2; /* 0x44 r */
  73. };
  74. #endif /* __ASSEMBLY__ */
  75. #endif /* __KERNEL_STRICT_NAMES */
  76. /* enable sys_clk NO-prescale /1 */
  77. #define GPT_EN ((0x0 << 2) | (0x1 << 1) | (0x1 << 0))
  78. /* Watchdog */
  79. #ifndef __KERNEL_STRICT_NAMES
  80. #ifndef __ASSEMBLY__
  81. struct watchdog {
  82. u8 res1[0x34];
  83. u32 wwps; /* 0x34 r */
  84. u8 res2[0x10];
  85. u32 wspr; /* 0x48 rw */
  86. };
  87. #endif /* __ASSEMBLY__ */
  88. #endif /* __KERNEL_STRICT_NAMES */
  89. #define WD_UNLOCK1 0xAAAA
  90. #define WD_UNLOCK2 0x5555
  91. #define TCLR_ST (0x1 << 0)
  92. #define TCLR_AR (0x1 << 1)
  93. #define TCLR_PRE (0x1 << 5)
  94. /* GPMC BASE */
  95. #define GPMC_BASE (OMAP44XX_GPMC_BASE)
  96. /* I2C base */
  97. #define I2C_BASE1 (OMAP44XX_L4_PER_BASE + 0x70000)
  98. #define I2C_BASE2 (OMAP44XX_L4_PER_BASE + 0x72000)
  99. #define I2C_BASE3 (OMAP44XX_L4_PER_BASE + 0x60000)
  100. #define I2C_BASE4 (OMAP44XX_L4_PER_BASE + 0x350000)
  101. /* MUSB base */
  102. #define MUSB_BASE (OMAP44XX_L4_CORE_BASE + 0xAB000)
  103. /* OMAP4 GPIO registers */
  104. #define OMAP_GPIO_REVISION 0x0000
  105. #define OMAP_GPIO_SYSCONFIG 0x0010
  106. #define OMAP_GPIO_SYSSTATUS 0x0114
  107. #define OMAP_GPIO_IRQSTATUS1 0x0118
  108. #define OMAP_GPIO_IRQSTATUS2 0x0128
  109. #define OMAP_GPIO_IRQENABLE2 0x012c
  110. #define OMAP_GPIO_IRQENABLE1 0x011c
  111. #define OMAP_GPIO_WAKE_EN 0x0120
  112. #define OMAP_GPIO_CTRL 0x0130
  113. #define OMAP_GPIO_OE 0x0134
  114. #define OMAP_GPIO_DATAIN 0x0138
  115. #define OMAP_GPIO_DATAOUT 0x013c
  116. #define OMAP_GPIO_LEVELDETECT0 0x0140
  117. #define OMAP_GPIO_LEVELDETECT1 0x0144
  118. #define OMAP_GPIO_RISINGDETECT 0x0148
  119. #define OMAP_GPIO_FALLINGDETECT 0x014c
  120. #define OMAP_GPIO_DEBOUNCE_EN 0x0150
  121. #define OMAP_GPIO_DEBOUNCE_VAL 0x0154
  122. #define OMAP_GPIO_CLEARIRQENABLE1 0x0160
  123. #define OMAP_GPIO_SETIRQENABLE1 0x0164
  124. #define OMAP_GPIO_CLEARWKUENA 0x0180
  125. #define OMAP_GPIO_SETWKUENA 0x0184
  126. #define OMAP_GPIO_CLEARDATAOUT 0x0190
  127. #define OMAP_GPIO_SETDATAOUT 0x0194
  128. /*
  129. * PRCM
  130. */
  131. /* PRM */
  132. #define PRM_BASE 0x4A306000
  133. #define PRM_DEVICE_BASE (PRM_BASE + 0x1B00)
  134. #define PRM_RSTCTRL PRM_DEVICE_BASE
  135. #define PRM_RSTCTRL_RESET 0x01
  136. #define PRM_RSTST (PRM_DEVICE_BASE + 0x4)
  137. #define PRM_RSTST_WARM_RESET_MASK 0x07EA
  138. #endif /* _CPU_H */