cpu.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563
  1. /*
  2. * (C) Copyright 2006-2008
  3. * Texas Instruments, <www.ti.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #ifndef _CPU_H
  8. #define _CPU_H
  9. #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
  10. #include <asm/types.h>
  11. #endif /* !(__KERNEL_STRICT_NAMES || __ASSEMBLY__) */
  12. /* Register offsets of common modules */
  13. /* Control */
  14. #ifndef __KERNEL_STRICT_NAMES
  15. #ifndef __ASSEMBLY__
  16. struct ctrl {
  17. u8 res1[0xC0];
  18. u16 gpmc_nadv_ale; /* 0xC0 */
  19. u16 gpmc_noe; /* 0xC2 */
  20. u16 gpmc_nwe; /* 0xC4 */
  21. u8 res2[0x22A];
  22. u32 status; /* 0x2F0 */
  23. u32 gpstatus; /* 0x2F4 */
  24. u8 res3[0x08];
  25. u32 rpubkey_0; /* 0x300 */
  26. u32 rpubkey_1; /* 0x304 */
  27. u32 rpubkey_2; /* 0x308 */
  28. u32 rpubkey_3; /* 0x30C */
  29. u32 rpubkey_4; /* 0x310 */
  30. u8 res4[0x04];
  31. u32 randkey_0; /* 0x318 */
  32. u32 randkey_1; /* 0x31C */
  33. u32 randkey_2; /* 0x320 */
  34. u32 randkey_3; /* 0x324 */
  35. u8 res5[0x124];
  36. u32 ctrl_omap_stat; /* 0x44C */
  37. };
  38. #else /* __ASSEMBLY__ */
  39. #define CONTROL_STATUS 0x2F0
  40. #endif /* __ASSEMBLY__ */
  41. #endif /* __KERNEL_STRICT_NAMES */
  42. #ifndef __KERNEL_STRICT_NAMES
  43. #ifndef __ASSEMBLY__
  44. struct ctrl_id {
  45. u8 res1[0x4];
  46. u32 idcode; /* 0x04 */
  47. u32 prod_id; /* 0x08 */
  48. u32 sku_id; /* 0x0c */
  49. u8 res2[0x08];
  50. u32 die_id_0; /* 0x18 */
  51. u32 die_id_1; /* 0x1C */
  52. u32 die_id_2; /* 0x20 */
  53. u32 die_id_3; /* 0x24 */
  54. };
  55. #endif /* __ASSEMBLY__ */
  56. #endif /* __KERNEL_STRICT_NAMES */
  57. /* device type */
  58. #define DEVICE_MASK (0x7 << 8)
  59. #define SYSBOOT_MASK 0x1F
  60. #define TST_DEVICE 0x0
  61. #define EMU_DEVICE 0x1
  62. #define HS_DEVICE 0x2
  63. #define GP_DEVICE 0x3
  64. /* device speed */
  65. #define SKUID_CLK_MASK 0xf
  66. #define SKUID_CLK_600MHZ 0x0
  67. #define SKUID_CLK_720MHZ 0x8
  68. #define GPMC_BASE (OMAP34XX_GPMC_BASE)
  69. #define GPMC_CONFIG_CS0 0x60
  70. #define GPMC_CONFIG_CS0_BASE (GPMC_BASE + GPMC_CONFIG_CS0)
  71. #ifndef __KERNEL_STRICT_NAMES
  72. #ifndef __ASSEMBLY__
  73. struct gpmc_cs {
  74. u32 config1; /* 0x00 */
  75. u32 config2; /* 0x04 */
  76. u32 config3; /* 0x08 */
  77. u32 config4; /* 0x0C */
  78. u32 config5; /* 0x10 */
  79. u32 config6; /* 0x14 */
  80. u32 config7; /* 0x18 */
  81. u32 nand_cmd; /* 0x1C */
  82. u32 nand_adr; /* 0x20 */
  83. u32 nand_dat; /* 0x24 */
  84. u8 res[8]; /* blow up to 0x30 byte */
  85. };
  86. struct bch_res_0_3 {
  87. u32 bch_result_x[4];
  88. };
  89. struct gpmc {
  90. u8 res1[0x10];
  91. u32 sysconfig; /* 0x10 */
  92. u8 res2[0x4];
  93. u32 irqstatus; /* 0x18 */
  94. u32 irqenable; /* 0x1C */
  95. u8 res3[0x20];
  96. u32 timeout_control; /* 0x40 */
  97. u8 res4[0xC];
  98. u32 config; /* 0x50 */
  99. u32 status; /* 0x54 */
  100. u8 res5[0x8]; /* 0x58 */
  101. struct gpmc_cs cs[8]; /* 0x60, 0x90, .. */
  102. u8 res6[0x14]; /* 0x1E0 */
  103. u32 ecc_config; /* 0x1F4 */
  104. u32 ecc_control; /* 0x1F8 */
  105. u32 ecc_size_config; /* 0x1FC */
  106. u32 ecc1_result; /* 0x200 */
  107. u32 ecc2_result; /* 0x204 */
  108. u32 ecc3_result; /* 0x208 */
  109. u32 ecc4_result; /* 0x20C */
  110. u32 ecc5_result; /* 0x210 */
  111. u32 ecc6_result; /* 0x214 */
  112. u32 ecc7_result; /* 0x218 */
  113. u32 ecc8_result; /* 0x21C */
  114. u32 ecc9_result; /* 0x220 */
  115. u8 res7[0x1C]; /* fill up to 0x240 */
  116. struct bch_res_0_3 bch_result_0_3[7]; /* 0x240 */
  117. };
  118. /* Used for board specific gpmc initialization */
  119. extern struct gpmc *gpmc_cfg;
  120. #else /* __ASSEMBLY__ */
  121. #define GPMC_CONFIG1 0x00
  122. #define GPMC_CONFIG2 0x04
  123. #define GPMC_CONFIG3 0x08
  124. #define GPMC_CONFIG4 0x0C
  125. #define GPMC_CONFIG5 0x10
  126. #define GPMC_CONFIG6 0x14
  127. #define GPMC_CONFIG7 0x18
  128. #endif /* __ASSEMBLY__ */
  129. #endif /* __KERNEL_STRICT_NAMES */
  130. /* GPMC Mapping */
  131. #define FLASH_BASE 0x10000000 /* NOR flash, */
  132. /* aligned to 256 Meg */
  133. #define FLASH_BASE_SDPV1 0x04000000 /* NOR flash, */
  134. /* aligned to 64 Meg */
  135. #define FLASH_BASE_SDPV2 0x10000000 /* NOR flash, */
  136. /* aligned to 256 Meg */
  137. #define DEBUG_BASE 0x08000000 /* debug board */
  138. #define NAND_BASE 0x30000000 /* NAND addr */
  139. /* (actual size small port) */
  140. #define PISMO2_BASE 0x18000000 /* PISMO2 CS1/2 */
  141. #define ONENAND_MAP 0x20000000 /* OneNand addr */
  142. /* (actual size small port) */
  143. /* SMS */
  144. #ifndef __KERNEL_STRICT_NAMES
  145. #ifndef __ASSEMBLY__
  146. struct sms {
  147. u8 res1[0x10];
  148. u32 sysconfig; /* 0x10 */
  149. u8 res2[0x34];
  150. u32 rg_att0; /* 0x48 */
  151. u8 res3[0x84];
  152. u32 class_arb0; /* 0xD0 */
  153. };
  154. #endif /* __ASSEMBLY__ */
  155. #endif /* __KERNEL_STRICT_NAMES */
  156. #define BURSTCOMPLETE_GROUP7 (0x1 << 31)
  157. /* SDRC */
  158. #ifndef __KERNEL_STRICT_NAMES
  159. #ifndef __ASSEMBLY__
  160. struct sdrc_cs {
  161. u32 mcfg; /* 0x80 || 0xB0 */
  162. u32 mr; /* 0x84 || 0xB4 */
  163. u8 res1[0x4];
  164. u32 emr2; /* 0x8C || 0xBC */
  165. u8 res2[0x14];
  166. u32 rfr_ctrl; /* 0x84 || 0xD4 */
  167. u32 manual; /* 0xA8 || 0xD8 */
  168. u8 res3[0x4];
  169. };
  170. struct sdrc_actim {
  171. u32 ctrla; /* 0x9C || 0xC4 */
  172. u32 ctrlb; /* 0xA0 || 0xC8 */
  173. };
  174. struct sdrc {
  175. u8 res1[0x10];
  176. u32 sysconfig; /* 0x10 */
  177. u32 status; /* 0x14 */
  178. u8 res2[0x28];
  179. u32 cs_cfg; /* 0x40 */
  180. u32 sharing; /* 0x44 */
  181. u8 res3[0x18];
  182. u32 dlla_ctrl; /* 0x60 */
  183. u32 dlla_status; /* 0x64 */
  184. u32 dllb_ctrl; /* 0x68 */
  185. u32 dllb_status; /* 0x6C */
  186. u32 power; /* 0x70 */
  187. u8 res4[0xC];
  188. struct sdrc_cs cs[2]; /* 0x80 || 0xB0 */
  189. };
  190. /* EMIF4 */
  191. typedef struct emif4 {
  192. unsigned int emif_mod_id_rev;
  193. unsigned int sdram_sts;
  194. unsigned int sdram_config;
  195. unsigned int res1;
  196. unsigned int sdram_refresh_ctrl;
  197. unsigned int sdram_refresh_ctrl_shdw;
  198. unsigned int sdram_time1;
  199. unsigned int sdram_time1_shdw;
  200. unsigned int sdram_time2;
  201. unsigned int sdram_time2_shdw;
  202. unsigned int sdram_time3;
  203. unsigned int sdram_time3_shdw;
  204. unsigned char res2[8];
  205. unsigned int sdram_pwr_mgmt;
  206. unsigned int sdram_pwr_mgmt_shdw;
  207. unsigned char res3[32];
  208. unsigned int sdram_iodft_tlgc;
  209. unsigned char res4[128];
  210. unsigned int ddr_phyctrl1;
  211. unsigned int ddr_phyctrl1_shdw;
  212. unsigned int ddr_phyctrl2;
  213. } emif4_t;
  214. #endif /* __ASSEMBLY__ */
  215. #endif /* __KERNEL_STRICT_NAMES */
  216. #define DLLPHASE_90 (0x1 << 1)
  217. #define LOADDLL (0x1 << 2)
  218. #define ENADLL (0x1 << 3)
  219. #define DLL_DELAY_MASK 0xFF00
  220. #define DLL_NO_FILTER_MASK ((0x1 << 9) | (0x1 << 8))
  221. #define PAGEPOLICY_HIGH (0x1 << 0)
  222. #define SRFRONRESET (0x1 << 7)
  223. #define PWDNEN (0x1 << 2)
  224. #define WAKEUPPROC (0x1 << 26)
  225. #define DDR_SDRAM (0x1 << 0)
  226. #define DEEPPD (0x1 << 3)
  227. #define B32NOT16 (0x1 << 4)
  228. #define BANKALLOCATION (0x2 << 6)
  229. #define RAMSIZE_128 (0x40 << 8) /* RAM size in 2MB chunks */
  230. #define ADDRMUXLEGACY (0x1 << 19)
  231. #define CASWIDTH_10BITS (0x5 << 20)
  232. #define RASWIDTH_13BITS (0x2 << 24)
  233. #define BURSTLENGTH4 (0x2 << 0)
  234. #define CASL3 (0x3 << 4)
  235. #define SDRC_ACTIM_CTRL0_BASE (OMAP34XX_SDRC_BASE + 0x9C)
  236. #define SDRC_ACTIM_CTRL1_BASE (OMAP34XX_SDRC_BASE + 0xC4)
  237. #define ARE_ARCV_1 (0x1 << 0)
  238. #define ARCV (0x4e2 << 8) /* Autorefresh count */
  239. #define OMAP34XX_SDRC_CS0 0x80000000
  240. #define OMAP34XX_SDRC_CS1 0xA0000000
  241. #define CMD_NOP 0x0
  242. #define CMD_PRECHARGE 0x1
  243. #define CMD_AUTOREFRESH 0x2
  244. #define CMD_ENTR_PWRDOWN 0x3
  245. #define CMD_EXIT_PWRDOWN 0x4
  246. #define CMD_ENTR_SRFRSH 0x5
  247. #define CMD_CKE_HIGH 0x6
  248. #define CMD_CKE_LOW 0x7
  249. #define SOFTRESET (0x1 << 1)
  250. #define SMART_IDLE (0x2 << 3)
  251. #define REF_ON_IDLE (0x1 << 6)
  252. /* DMA */
  253. #ifndef __KERNEL_STRICT_NAMES
  254. #ifndef __ASSEMBLY__
  255. struct dma4_chan {
  256. u32 ccr;
  257. u32 clnk_ctrl;
  258. u32 cicr;
  259. u32 csr;
  260. u32 csdp;
  261. u32 cen;
  262. u32 cfn;
  263. u32 cssa;
  264. u32 cdsa;
  265. u32 csel;
  266. u32 csfl;
  267. u32 cdel;
  268. u32 cdfl;
  269. u32 csac;
  270. u32 cdac;
  271. u32 ccen;
  272. u32 ccfn;
  273. u32 color;
  274. };
  275. struct dma4 {
  276. u32 revision;
  277. u8 res1[0x4];
  278. u32 irqstatus_l[0x4];
  279. u32 irqenable_l[0x4];
  280. u32 sysstatus;
  281. u32 ocp_sysconfig;
  282. u8 res2[0x34];
  283. u32 caps_0;
  284. u8 res3[0x4];
  285. u32 caps_2;
  286. u32 caps_3;
  287. u32 caps_4;
  288. u32 gcr;
  289. u8 res4[0x4];
  290. struct dma4_chan chan[32];
  291. };
  292. #endif /*__ASSEMBLY__ */
  293. #endif /* __KERNEL_STRICT_NAMES */
  294. /* timer regs offsets (32 bit regs) */
  295. #ifndef __KERNEL_STRICT_NAMES
  296. #ifndef __ASSEMBLY__
  297. struct gptimer {
  298. u32 tidr; /* 0x00 r */
  299. u8 res[0xc];
  300. u32 tiocp_cfg; /* 0x10 rw */
  301. u32 tistat; /* 0x14 r */
  302. u32 tisr; /* 0x18 rw */
  303. u32 tier; /* 0x1c rw */
  304. u32 twer; /* 0x20 rw */
  305. u32 tclr; /* 0x24 rw */
  306. u32 tcrr; /* 0x28 rw */
  307. u32 tldr; /* 0x2c rw */
  308. u32 ttgr; /* 0x30 rw */
  309. u32 twpc; /* 0x34 r*/
  310. u32 tmar; /* 0x38 rw*/
  311. u32 tcar1; /* 0x3c r */
  312. u32 tcicr; /* 0x40 rw */
  313. u32 tcar2; /* 0x44 r */
  314. };
  315. #endif /* __ASSEMBLY__ */
  316. #endif /* __KERNEL_STRICT_NAMES */
  317. /* enable sys_clk NO-prescale /1 */
  318. #define GPT_EN ((0x0 << 2) | (0x1 << 1) | (0x1 << 0))
  319. /* Watchdog */
  320. #ifndef __KERNEL_STRICT_NAMES
  321. #ifndef __ASSEMBLY__
  322. struct watchdog {
  323. u8 res1[0x34];
  324. u32 wwps; /* 0x34 r */
  325. u8 res2[0x10];
  326. u32 wspr; /* 0x48 rw */
  327. };
  328. #endif /* __ASSEMBLY__ */
  329. #endif /* __KERNEL_STRICT_NAMES */
  330. #define WD_UNLOCK1 0xAAAA
  331. #define WD_UNLOCK2 0x5555
  332. /* PRCM */
  333. #define PRCM_BASE 0x48004000
  334. #ifndef __KERNEL_STRICT_NAMES
  335. #ifndef __ASSEMBLY__
  336. struct prcm {
  337. u32 fclken_iva2; /* 0x00 */
  338. u32 clken_pll_iva2; /* 0x04 */
  339. u8 res1[0x1c];
  340. u32 idlest_pll_iva2; /* 0x24 */
  341. u8 res2[0x18];
  342. u32 clksel1_pll_iva2 ; /* 0x40 */
  343. u32 clksel2_pll_iva2; /* 0x44 */
  344. u8 res3[0x8bc];
  345. u32 clken_pll_mpu; /* 0x904 */
  346. u8 res4[0x1c];
  347. u32 idlest_pll_mpu; /* 0x924 */
  348. u8 res5[0x18];
  349. u32 clksel1_pll_mpu; /* 0x940 */
  350. u32 clksel2_pll_mpu; /* 0x944 */
  351. u8 res6[0xb8];
  352. u32 fclken1_core; /* 0xa00 */
  353. u32 res_fclken2_core;
  354. u32 fclken3_core; /* 0xa08 */
  355. u8 res7[0x4];
  356. u32 iclken1_core; /* 0xa10 */
  357. u32 iclken2_core; /* 0xa14 */
  358. u32 iclken3_core; /* 0xa18 */
  359. u8 res8[0x24];
  360. u32 clksel_core; /* 0xa40 */
  361. u8 res9[0xbc];
  362. u32 fclken_gfx; /* 0xb00 */
  363. u8 res10[0xc];
  364. u32 iclken_gfx; /* 0xb10 */
  365. u8 res11[0x2c];
  366. u32 clksel_gfx; /* 0xb40 */
  367. u8 res12[0xbc];
  368. u32 fclken_wkup; /* 0xc00 */
  369. u8 res13[0xc];
  370. u32 iclken_wkup; /* 0xc10 */
  371. u8 res14[0xc];
  372. u32 idlest_wkup; /* 0xc20 */
  373. u8 res15[0x1c];
  374. u32 clksel_wkup; /* 0xc40 */
  375. u8 res16[0xbc];
  376. u32 clken_pll; /* 0xd00 */
  377. u32 clken2_pll; /* 0xd04 */
  378. u8 res17[0x18];
  379. u32 idlest_ckgen; /* 0xd20 */
  380. u32 idlest2_ckgen; /* 0xd24 */
  381. u8 res18[0x18];
  382. u32 clksel1_pll; /* 0xd40 */
  383. u32 clksel2_pll; /* 0xd44 */
  384. u32 clksel3_pll; /* 0xd48 */
  385. u32 clksel4_pll; /* 0xd4c */
  386. u32 clksel5_pll; /* 0xd50 */
  387. u8 res19[0xac];
  388. u32 fclken_dss; /* 0xe00 */
  389. u8 res20[0xc];
  390. u32 iclken_dss; /* 0xe10 */
  391. u8 res21[0x2c];
  392. u32 clksel_dss; /* 0xe40 */
  393. u8 res22[0xbc];
  394. u32 fclken_cam; /* 0xf00 */
  395. u8 res23[0xc];
  396. u32 iclken_cam; /* 0xf10 */
  397. u8 res24[0x2c];
  398. u32 clksel_cam; /* 0xf40 */
  399. u8 res25[0xbc];
  400. u32 fclken_per; /* 0x1000 */
  401. u8 res26[0xc];
  402. u32 iclken_per; /* 0x1010 */
  403. u8 res27[0x2c];
  404. u32 clksel_per; /* 0x1040 */
  405. u8 res28[0xfc];
  406. u32 clksel1_emu; /* 0x1140 */
  407. u8 res29[0x2bc];
  408. u32 fclken_usbhost; /* 0x1400 */
  409. u8 res30[0xc];
  410. u32 iclken_usbhost; /* 0x1410 */
  411. };
  412. #else /* __ASSEMBLY__ */
  413. #define CM_CLKSEL_CORE 0x48004a40
  414. #define CM_CLKSEL_GFX 0x48004b40
  415. #define CM_CLKSEL_WKUP 0x48004c40
  416. #define CM_CLKEN_PLL 0x48004d00
  417. #define CM_CLKSEL1_PLL 0x48004d40
  418. #define CM_CLKSEL1_EMU 0x48005140
  419. #endif /* __ASSEMBLY__ */
  420. #endif /* __KERNEL_STRICT_NAMES */
  421. #define PRM_BASE 0x48306000
  422. #ifndef __KERNEL_STRICT_NAMES
  423. #ifndef __ASSEMBLY__
  424. struct prm {
  425. u8 res1[0xd40];
  426. u32 clksel; /* 0xd40 */
  427. u8 res2[0x50c];
  428. u32 rstctrl; /* 0x1250 */
  429. u8 res3[0x1c];
  430. u32 clksrc_ctrl; /* 0x1270 */
  431. };
  432. #endif /* __ASSEMBLY__ */
  433. #endif /* __KERNEL_STRICT_NAMES */
  434. #define PRM_RSTCTRL 0x48307250
  435. #define PRM_RSTCTRL_RESET 0x04
  436. #define PRM_RSTST 0x48307258
  437. #define PRM_RSTST_WARM_RESET_MASK 0x7D2
  438. #define SYSCLKDIV_1 (0x1 << 6)
  439. #define SYSCLKDIV_2 (0x1 << 7)
  440. #define CLKSEL_GPT1 (0x1 << 0)
  441. #define EN_GPT1 (0x1 << 0)
  442. #define EN_32KSYNC (0x1 << 2)
  443. #define ST_WDT2 (0x1 << 5)
  444. #define ST_MPU_CLK (0x1 << 0)
  445. #define ST_CORE_CLK (0x1 << 0)
  446. #define ST_PERIPH_CLK (0x1 << 1)
  447. #define ST_IVA2_CLK (0x1 << 0)
  448. #define RESETDONE (0x1 << 0)
  449. #define TCLR_ST (0x1 << 0)
  450. #define TCLR_AR (0x1 << 1)
  451. #define TCLR_PRE (0x1 << 5)
  452. /* SMX-APE */
  453. #define PM_RT_APE_BASE_ADDR_ARM (SMX_APE_BASE + 0x10000)
  454. #define PM_GPMC_BASE_ADDR_ARM (SMX_APE_BASE + 0x12400)
  455. #define PM_OCM_RAM_BASE_ADDR_ARM (SMX_APE_BASE + 0x12800)
  456. #define PM_IVA2_BASE_ADDR_ARM (SMX_APE_BASE + 0x14000)
  457. #ifndef __KERNEL_STRICT_NAMES
  458. #ifndef __ASSEMBLY__
  459. struct pm {
  460. u8 res1[0x48];
  461. u32 req_info_permission_0; /* 0x48 */
  462. u8 res2[0x4];
  463. u32 read_permission_0; /* 0x50 */
  464. u8 res3[0x4];
  465. u32 wirte_permission_0; /* 0x58 */
  466. u8 res4[0x4];
  467. u32 addr_match_1; /* 0x58 */
  468. u8 res5[0x4];
  469. u32 req_info_permission_1; /* 0x68 */
  470. u8 res6[0x14];
  471. u32 addr_match_2; /* 0x80 */
  472. };
  473. #endif /*__ASSEMBLY__ */
  474. #endif /* __KERNEL_STRICT_NAMES */
  475. /* Permission values for registers -Full fledged permissions to all */
  476. #define UNLOCK_1 0xFFFFFFFF
  477. #define UNLOCK_2 0x00000000
  478. #define UNLOCK_3 0x0000FFFF
  479. #define NOT_EARLY 0
  480. /* I2C base */
  481. #define I2C_BASE1 (OMAP34XX_CORE_L4_IO_BASE + 0x70000)
  482. #define I2C_BASE2 (OMAP34XX_CORE_L4_IO_BASE + 0x72000)
  483. #define I2C_BASE3 (OMAP34XX_CORE_L4_IO_BASE + 0x60000)
  484. /* MUSB base */
  485. #define MUSB_BASE (OMAP34XX_CORE_L4_IO_BASE + 0xAB000)
  486. /* OMAP3 GPIO registers */
  487. #define OMAP_GPIO_REVISION 0x0000
  488. #define OMAP_GPIO_SYSCONFIG 0x0010
  489. #define OMAP_GPIO_SYSSTATUS 0x0014
  490. #define OMAP_GPIO_IRQSTATUS1 0x0018
  491. #define OMAP_GPIO_IRQSTATUS2 0x0028
  492. #define OMAP_GPIO_IRQENABLE2 0x002c
  493. #define OMAP_GPIO_IRQENABLE1 0x001c
  494. #define OMAP_GPIO_WAKE_EN 0x0020
  495. #define OMAP_GPIO_CTRL 0x0030
  496. #define OMAP_GPIO_OE 0x0034
  497. #define OMAP_GPIO_DATAIN 0x0038
  498. #define OMAP_GPIO_DATAOUT 0x003c
  499. #define OMAP_GPIO_LEVELDETECT0 0x0040
  500. #define OMAP_GPIO_LEVELDETECT1 0x0044
  501. #define OMAP_GPIO_RISINGDETECT 0x0048
  502. #define OMAP_GPIO_FALLINGDETECT 0x004c
  503. #define OMAP_GPIO_DEBOUNCE_EN 0x0050
  504. #define OMAP_GPIO_DEBOUNCE_VAL 0x0054
  505. #define OMAP_GPIO_CLEARIRQENABLE1 0x0060
  506. #define OMAP_GPIO_SETIRQENABLE1 0x0064
  507. #define OMAP_GPIO_CLEARWKUENA 0x0080
  508. #define OMAP_GPIO_SETWKUENA 0x0084
  509. #define OMAP_GPIO_CLEARDATAOUT 0x0090
  510. #define OMAP_GPIO_SETDATAOUT 0x0094
  511. #endif /* _CPU_H */