i2c_defs.h 2.9 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283
  1. /*
  2. * (C) Copyright 2004
  3. * Texas Instruments, <www.ti.com>
  4. *
  5. * Some changes copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #ifndef _DAVINCI_I2C_H_
  10. #define _DAVINCI_I2C_H_
  11. #define I2C_WRITE 0
  12. #define I2C_READ 1
  13. #ifndef CONFIG_SOC_DA8XX
  14. #define I2C_BASE 0x01c21000
  15. #else
  16. #define I2C_BASE 0x01c22000
  17. #endif
  18. #define I2C_OA (I2C_BASE + 0x00)
  19. #define I2C_IE (I2C_BASE + 0x04)
  20. #define I2C_STAT (I2C_BASE + 0x08)
  21. #define I2C_SCLL (I2C_BASE + 0x0c)
  22. #define I2C_SCLH (I2C_BASE + 0x10)
  23. #define I2C_CNT (I2C_BASE + 0x14)
  24. #define I2C_DRR (I2C_BASE + 0x18)
  25. #define I2C_SA (I2C_BASE + 0x1c)
  26. #define I2C_DXR (I2C_BASE + 0x20)
  27. #define I2C_CON (I2C_BASE + 0x24)
  28. #define I2C_IV (I2C_BASE + 0x28)
  29. #define I2C_PSC (I2C_BASE + 0x30)
  30. /* I2C masks */
  31. /* I2C Interrupt Enable Register (I2C_IE): */
  32. #define I2C_IE_SCD_IE (1 << 5) /* Stop condition detect interrupt enable */
  33. #define I2C_IE_XRDY_IE (1 << 4) /* Transmit data ready interrupt enable */
  34. #define I2C_IE_RRDY_IE (1 << 3) /* Receive data ready interrupt enable */
  35. #define I2C_IE_ARDY_IE (1 << 2) /* Register access ready interrupt enable */
  36. #define I2C_IE_NACK_IE (1 << 1) /* No acknowledgment interrupt enable */
  37. #define I2C_IE_AL_IE (1 << 0) /* Arbitration lost interrupt enable */
  38. /* I2C Status Register (I2C_STAT): */
  39. #define I2C_STAT_BB (1 << 12) /* Bus busy */
  40. #define I2C_STAT_ROVR (1 << 11) /* Receive overrun */
  41. #define I2C_STAT_XUDF (1 << 10) /* Transmit underflow */
  42. #define I2C_STAT_AAS (1 << 9) /* Address as slave */
  43. #define I2C_STAT_SCD (1 << 5) /* Stop condition detect */
  44. #define I2C_STAT_XRDY (1 << 4) /* Transmit data ready */
  45. #define I2C_STAT_RRDY (1 << 3) /* Receive data ready */
  46. #define I2C_STAT_ARDY (1 << 2) /* Register access ready */
  47. #define I2C_STAT_NACK (1 << 1) /* No acknowledgment interrupt enable */
  48. #define I2C_STAT_AL (1 << 0) /* Arbitration lost interrupt enable */
  49. /* I2C Interrupt Code Register (I2C_INTCODE): */
  50. #define I2C_INTCODE_MASK 7
  51. #define I2C_INTCODE_NONE 0
  52. #define I2C_INTCODE_AL 1 /* Arbitration lost */
  53. #define I2C_INTCODE_NAK 2 /* No acknowledgement/general call */
  54. #define I2C_INTCODE_ARDY 3 /* Register access ready */
  55. #define I2C_INTCODE_RRDY 4 /* Rcv data ready */
  56. #define I2C_INTCODE_XRDY 5 /* Xmit data ready */
  57. #define I2C_INTCODE_SCD 6 /* Stop condition detect */
  58. /* I2C Configuration Register (I2C_CON): */
  59. #define I2C_CON_EN (1 << 5) /* I2C module enable */
  60. #define I2C_CON_STB (1 << 4) /* Start byte mode (master mode only) */
  61. #define I2C_CON_MST (1 << 10) /* Master/slave mode */
  62. #define I2C_CON_TRX (1 << 9) /* Transmitter/receiver mode (master mode only) */
  63. #define I2C_CON_XA (1 << 8) /* Expand address */
  64. #define I2C_CON_STP (1 << 11) /* Stop condition (master mode only) */
  65. #define I2C_CON_STT (1 << 13) /* Start condition (master mode only) */
  66. #define I2C_CON_FREE (1 << 14) /* Free run on emulation */
  67. #define I2C_TIMEOUT 0xffff0000 /* Timeout mask for poll_i2c_irq() */
  68. #endif