atmel_mpddrc.h 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115
  1. /*
  2. * Copyright (C) 2013 Atmel Corporation
  3. * Bo Shen <voice.shen@atmel.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #ifndef __ATMEL_MPDDRC_H__
  8. #define __ATMEL_MPDDRC_H__
  9. /*
  10. * Only define the needed register in mpddr
  11. * If other register needed, will add them later
  12. */
  13. struct atmel_mpddr {
  14. u32 mr;
  15. u32 rtr;
  16. u32 cr;
  17. u32 tpr0;
  18. u32 tpr1;
  19. u32 tpr2;
  20. u32 reserved[2];
  21. u32 md;
  22. };
  23. int ddr2_init(const unsigned int ram_address,
  24. const struct atmel_mpddr *mpddr);
  25. /* Bit field in mode register */
  26. #define ATMEL_MPDDRC_MR_MODE_NORMAL_CMD 0x0
  27. #define ATMEL_MPDDRC_MR_MODE_NOP_CMD 0x1
  28. #define ATMEL_MPDDRC_MR_MODE_PRCGALL_CMD 0x2
  29. #define ATMEL_MPDDRC_MR_MODE_LMR_CMD 0x3
  30. #define ATMEL_MPDDRC_MR_MODE_RFSH_CMD 0x4
  31. #define ATMEL_MPDDRC_MR_MODE_EXT_LMR_CMD 0x5
  32. #define ATMEL_MPDDRC_MR_MODE_DEEP_CMD 0x6
  33. #define ATMEL_MPDDRC_MR_MODE_LPDDR2_CMD 0x7
  34. /* Bit field in configuration register */
  35. #define ATMEL_MPDDRC_CR_NC_MASK 0x3
  36. #define ATMEL_MPDDRC_CR_NC_COL_9 0x0
  37. #define ATMEL_MPDDRC_CR_NC_COL_10 0x1
  38. #define ATMEL_MPDDRC_CR_NC_COL_11 0x2
  39. #define ATMEL_MPDDRC_CR_NC_COL_12 0x3
  40. #define ATMEL_MPDDRC_CR_NR_MASK (0x3 << 2)
  41. #define ATMEL_MPDDRC_CR_NR_ROW_11 (0x0 << 2)
  42. #define ATMEL_MPDDRC_CR_NR_ROW_12 (0x1 << 2)
  43. #define ATMEL_MPDDRC_CR_NR_ROW_13 (0x2 << 2)
  44. #define ATMEL_MPDDRC_CR_NR_ROW_14 (0x3 << 2)
  45. #define ATMEL_MPDDRC_CR_CAS_MASK (0x7 << 4)
  46. #define ATMEL_MPDDRC_CR_CAS_DDR_CAS2 (0x2 << 4)
  47. #define ATMEL_MPDDRC_CR_CAS_DDR_CAS3 (0x3 << 4)
  48. #define ATMEL_MPDDRC_CR_CAS_DDR_CAS4 (0x4 << 4)
  49. #define ATMEL_MPDDRC_CR_CAS_DDR_CAS5 (0x5 << 4)
  50. #define ATMEL_MPDDRC_CR_CAS_DDR_CAS6 (0x6 << 4)
  51. #define ATMEL_MPDDRC_CR_DLL_RESET_ENABLED (0x1 << 7)
  52. #define ATMEL_MPDDRC_CR_DIC_DS (0x1 << 8)
  53. #define ATMEL_MPDDRC_CR_DIS_DLL (0x1 << 9)
  54. #define ATMEL_MPDDRC_CR_OCD_DEFAULT (0x7 << 12)
  55. #define ATMEL_MPDDRC_CR_ENRDM_ON (0x1 << 17)
  56. #define ATMEL_MPDDRC_CR_NB_8BANKS (0x1 << 20)
  57. #define ATMEL_MPDDRC_CR_NDQS_DISABLED (0x1 << 21)
  58. #define ATMEL_MPDDRC_CR_DECOD_INTERLEAVED (0x1 << 22)
  59. #define ATMEL_MPDDRC_CR_UNAL_SUPPORTED (0x1 << 23)
  60. /* Bit field in timing parameter 0 register */
  61. #define ATMEL_MPDDRC_TPR0_TRAS_OFFSET 0
  62. #define ATMEL_MPDDRC_TPR0_TRAS_MASK 0xf
  63. #define ATMEL_MPDDRC_TPR0_TRCD_OFFSET 4
  64. #define ATMEL_MPDDRC_TPR0_TRCD_MASK 0xf
  65. #define ATMEL_MPDDRC_TPR0_TWR_OFFSET 8
  66. #define ATMEL_MPDDRC_TPR0_TWR_MASK 0xf
  67. #define ATMEL_MPDDRC_TPR0_TRC_OFFSET 12
  68. #define ATMEL_MPDDRC_TPR0_TRC_MASK 0xf
  69. #define ATMEL_MPDDRC_TPR0_TRP_OFFSET 16
  70. #define ATMEL_MPDDRC_TPR0_TRP_MASK 0xf
  71. #define ATMEL_MPDDRC_TPR0_TRRD_OFFSET 20
  72. #define ATMEL_MPDDRC_TPR0_TRRD_MASK 0xf
  73. #define ATMEL_MPDDRC_TPR0_TWTR_OFFSET 24
  74. #define ATMEL_MPDDRC_TPR0_TWTR_MASK 0x7
  75. #define ATMEL_MPDDRC_TPR0_RDC_WRRD_OFFSET 27
  76. #define ATMEL_MPDDRC_TPR0_RDC_WRRD_MASK 0x1
  77. #define ATMEL_MPDDRC_TPR0_TMRD_OFFSET 28
  78. #define ATMEL_MPDDRC_TPR0_TMRD_MASK 0xf
  79. /* Bit field in timing parameter 1 register */
  80. #define ATMEL_MPDDRC_TPR1_TRFC_OFFSET 0
  81. #define ATMEL_MPDDRC_TPR1_TRFC_MASK 0x7f
  82. #define ATMEL_MPDDRC_TPR1_TXSNR_OFFSET 8
  83. #define ATMEL_MPDDRC_TPR1_TXSNR_MASK 0xff
  84. #define ATMEL_MPDDRC_TPR1_TXSRD_OFFSET 16
  85. #define ATMEL_MPDDRC_TPR1_TXSRD_MASK 0xff
  86. #define ATMEL_MPDDRC_TPR1_TXP_OFFSET 24
  87. #define ATMEL_MPDDRC_TPR1_TXP_MASK 0xf
  88. /* Bit field in timing parameter 2 register */
  89. #define ATMEL_MPDDRC_TPR2_TXARD_OFFSET 0
  90. #define ATMEL_MPDDRC_TPR2_TXARD_MASK 0xf
  91. #define ATMEL_MPDDRC_TPR2_TXARDS_OFFSET 4
  92. #define ATMEL_MPDDRC_TPR2_TXARDS_MASK 0xf
  93. #define ATMEL_MPDDRC_TPR2_TRPA_OFFSET 8
  94. #define ATMEL_MPDDRC_TPR2_TRPA_MASK 0xf
  95. #define ATMEL_MPDDRC_TPR2_TRTP_OFFSET 12
  96. #define ATMEL_MPDDRC_TPR2_TRTP_MASK 0x7
  97. #define ATMEL_MPDDRC_TPR2_TFAW_OFFSET 16
  98. #define ATMEL_MPDDRC_TPR2_TFAW_MASK 0xf
  99. /* Bit field in Memory Device Register */
  100. #define ATMEL_MPDDRC_MD_LPDDR_SDRAM 0x3
  101. #define ATMEL_MPDDRC_MD_DDR2_SDRAM 0x6
  102. #define ATMEL_MPDDRC_MD_DBW_MASK (0x1 << 4)
  103. #define ATMEL_MPDDRC_MD_DBW_32_BITS (0x0 << 4)
  104. #define ATMEL_MPDDRC_MD_DBW_16_BITS (0x1 << 4)
  105. #endif