at91sam9_smc.h 2.1 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576
  1. /*
  2. * [origin: Linux kernel include/asm-arm/arch-at91/at91sam9_smc.h]
  3. *
  4. * Copyright (C) 2007 Andrew Victor
  5. * Copyright (C) 2007 Atmel Corporation.
  6. *
  7. * Static Memory Controllers (SMC) - System peripherals registers.
  8. * Based on AT91SAM9261 datasheet revision D.
  9. *
  10. * SPDX-License-Identifier: GPL-2.0+
  11. */
  12. #ifndef AT91SAM9_SMC_H
  13. #define AT91SAM9_SMC_H
  14. #ifdef __ASSEMBLY__
  15. #ifndef ATMEL_BASE_SMC
  16. #define ATMEL_BASE_SMC ATMEL_BASE_SMC0
  17. #endif
  18. #define AT91_ASM_SMC_SETUP0 ATMEL_BASE_SMC
  19. #define AT91_ASM_SMC_PULSE0 (ATMEL_BASE_SMC + 0x04)
  20. #define AT91_ASM_SMC_CYCLE0 (ATMEL_BASE_SMC + 0x08)
  21. #define AT91_ASM_SMC_MODE0 (ATMEL_BASE_SMC + 0x0C)
  22. #else
  23. typedef struct at91_cs {
  24. u32 setup; /* 0x00 SMC Setup Register */
  25. u32 pulse; /* 0x04 SMC Pulse Register */
  26. u32 cycle; /* 0x08 SMC Cycle Register */
  27. u32 mode; /* 0x0C SMC Mode Register */
  28. } at91_cs_t;
  29. typedef struct at91_smc {
  30. at91_cs_t cs[8];
  31. } at91_smc_t;
  32. #endif /* __ASSEMBLY__ */
  33. #define AT91_SMC_SETUP_NWE(x) (x & 0x3f)
  34. #define AT91_SMC_SETUP_NCS_WR(x) ((x & 0x3f) << 8)
  35. #define AT91_SMC_SETUP_NRD(x) ((x & 0x3f) << 16)
  36. #define AT91_SMC_SETUP_NCS_RD(x) ((x & 0x3f) << 24)
  37. #define AT91_SMC_PULSE_NWE(x) (x & 0x7f)
  38. #define AT91_SMC_PULSE_NCS_WR(x) ((x & 0x7f) << 8)
  39. #define AT91_SMC_PULSE_NRD(x) ((x & 0x7f) << 16)
  40. #define AT91_SMC_PULSE_NCS_RD(x) ((x & 0x7f) << 24)
  41. #define AT91_SMC_CYCLE_NWE(x) (x & 0x1ff)
  42. #define AT91_SMC_CYCLE_NRD(x) ((x & 0x1ff) << 16)
  43. #define AT91_SMC_MODE_RM_NCS 0x00000000
  44. #define AT91_SMC_MODE_RM_NRD 0x00000001
  45. #define AT91_SMC_MODE_WM_NCS 0x00000000
  46. #define AT91_SMC_MODE_WM_NWE 0x00000002
  47. #define AT91_SMC_MODE_EXNW_DISABLE 0x00000000
  48. #define AT91_SMC_MODE_EXNW_FROZEN 0x00000020
  49. #define AT91_SMC_MODE_EXNW_READY 0x00000030
  50. #define AT91_SMC_MODE_BAT 0x00000100
  51. #define AT91_SMC_MODE_DBW_8 0x00000000
  52. #define AT91_SMC_MODE_DBW_16 0x00001000
  53. #define AT91_SMC_MODE_DBW_32 0x00002000
  54. #define AT91_SMC_MODE_TDF_CYCLE(x) ((x & 0xf) << 16)
  55. #define AT91_SMC_MODE_TDF 0x00100000
  56. #define AT91_SMC_MODE_PMEN 0x01000000
  57. #define AT91_SMC_MODE_PS_4 0x00000000
  58. #define AT91_SMC_MODE_PS_8 0x10000000
  59. #define AT91_SMC_MODE_PS_16 0x20000000
  60. #define AT91_SMC_MODE_PS_32 0x30000000
  61. #endif