at91_tc.h 1.8 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061
  1. /*
  2. * Copyright (C) 2009 Jens Scharsig (js_at_ng@scharsoft.de)
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef AT91_TC_H
  7. #define AT91_TC_H
  8. typedef struct at91_tcc {
  9. u32 ccr; /* 0x00 Channel Control Register */
  10. u32 cmr; /* 0x04 Channel Mode Register */
  11. u32 reserved1[2];
  12. u32 cv; /* 0x10 Counter Value */
  13. u32 ra; /* 0x14 Register A */
  14. u32 rb; /* 0x18 Register B */
  15. u32 rc; /* 0x1C Register C */
  16. u32 sr; /* 0x20 Status Register */
  17. u32 ier; /* 0x24 Interrupt Enable Register */
  18. u32 idr; /* 0x28 Interrupt Disable Register */
  19. u32 imr; /* 0x2C Interrupt Mask Register */
  20. u32 reserved3[4];
  21. } at91_tcc_t;
  22. #define AT91_TC_CCR_CLKEN 0x00000001
  23. #define AT91_TC_CCR_CLKDIS 0x00000002
  24. #define AT91_TC_CCR_SWTRG 0x00000004
  25. #define AT91_TC_CMR_CPCTRG 0x00004000
  26. #define AT91_TC_CMR_TCCLKS_CLOCK1 0x00000000
  27. #define AT91_TC_CMR_TCCLKS_CLOCK2 0x00000001
  28. #define AT91_TC_CMR_TCCLKS_CLOCK3 0x00000002
  29. #define AT91_TC_CMR_TCCLKS_CLOCK4 0x00000003
  30. #define AT91_TC_CMR_TCCLKS_CLOCK5 0x00000004
  31. #define AT91_TC_CMR_TCCLKS_XC0 0x00000005
  32. #define AT91_TC_CMR_TCCLKS_XC1 0x00000006
  33. #define AT91_TC_CMR_TCCLKS_XC2 0x00000007
  34. typedef struct at91_tc {
  35. at91_tcc_t tc[3]; /* 0x00 TC Channel 0-2 */
  36. u32 bcr; /* 0xC0 TC Block Control Register */
  37. u32 bmr; /* 0xC4 TC Block Mode Register */
  38. } at91_tc_t;
  39. #define AT91_TC_BMR_TC0XC0S_TCLK0 0x00000000
  40. #define AT91_TC_BMR_TC0XC0S_NONE 0x00000001
  41. #define AT91_TC_BMR_TC0XC0S_TIOA1 0x00000002
  42. #define AT91_TC_BMR_TC0XC0S_TIOA2 0x00000003
  43. #define AT91_TC_BMR_TC1XC1S_TCLK1 0x00000000
  44. #define AT91_TC_BMR_TC1XC1S_NONE 0x00000004
  45. #define AT91_TC_BMR_TC1XC1S_TIOA0 0x00000008
  46. #define AT91_TC_BMR_TC1XC1S_TIOA2 0x0000000C
  47. #define AT91_TC_BMR_TC2XC2S_TCLK2 0x00000000
  48. #define AT91_TC_BMR_TC2XC2S_NONE 0x00000010
  49. #define AT91_TC_BMR_TC2XC2S_TIOA0 0x00000020
  50. #define AT91_TC_BMR_TC2XC2S_TIOA1 0x00000030
  51. #endif