at91_mc.h 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081
  1. /*
  2. * Copyright (C) 2009 Jens Scharsig (js_at_ng@scharsoft.de)
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef AT91_MC_H
  7. #define AT91_MC_H
  8. #define AT91_ASM_MC_EBI_CSA (ATMEL_BASE_MC + 0x60)
  9. #define AT91_ASM_MC_EBI_CFG (ATMEL_BASE_MC + 0x64)
  10. #define AT91_ASM_MC_SMC_CSR0 (ATMEL_BASE_MC + 0x70)
  11. #define AT91_ASM_MC_SDRAMC_MR (ATMEL_BASE_MC + 0x90)
  12. #define AT91_ASM_MC_SDRAMC_TR (ATMEL_BASE_MC + 0x94)
  13. #define AT91_ASM_MC_SDRAMC_CR (ATMEL_BASE_MC + 0x98)
  14. #ifndef __ASSEMBLY__
  15. typedef struct at91_ebi {
  16. u32 csa; /* 0x00 Chip Select Assignment Register */
  17. u32 cfgr; /* 0x04 Configuration Register */
  18. u32 reserved[2];
  19. } at91_ebi_t;
  20. #define AT91_EBI_CSA_CS0A 0x0001
  21. #define AT91_EBI_CSA_CS1A 0x0002
  22. #define AT91_EBI_CSA_CS3A 0x0008
  23. #define AT91_EBI_CSA_CS4A 0x0010
  24. typedef struct at91_sdramc {
  25. u32 mr; /* 0x00 SDRAMC Mode Register */
  26. u32 tr; /* 0x04 SDRAMC Refresh Timer Register */
  27. u32 cr; /* 0x08 SDRAMC Configuration Register */
  28. u32 ssr; /* 0x0C SDRAMC Self Refresh Register */
  29. u32 lpr; /* 0x10 SDRAMC Low Power Register */
  30. u32 ier; /* 0x14 SDRAMC Interrupt Enable Register */
  31. u32 idr; /* 0x18 SDRAMC Interrupt Disable Register */
  32. u32 imr; /* 0x1C SDRAMC Interrupt Mask Register */
  33. u32 icr; /* 0x20 SDRAMC Interrupt Status Register */
  34. u32 reserved[3];
  35. } at91_sdramc_t;
  36. typedef struct at91_smc {
  37. u32 csr[8]; /* 0x00 SDRAMC Mode Register */
  38. } at91_smc_t;
  39. #define AT91_SMC_CSR_RWHOLD(x) ((x & 0x7) << 28)
  40. #define AT91_SMC_CSR_RWSETUP(x) ((x & 0x7) << 24)
  41. #define AT91_SMC_CSR_ACSS_STANDARD 0x00000000
  42. #define AT91_SMC_CSR_ACSS_1CYCLE 0x00010000
  43. #define AT91_SMC_CSR_ACSS_2CYCLE 0x00020000
  44. #define AT91_SMC_CSR_ACSS_3CYCLE 0x00030000
  45. #define AT91_SMC_CSR_DRP 0x00008000
  46. #define AT91_SMC_CSR_DBW_8 0x00004000
  47. #define AT91_SMC_CSR_DBW_16 0x00002000
  48. #define AT91_SMC_CSR_BAT_8 0x00000000
  49. #define AT91_SMC_CSR_BAT_16 0x00001000
  50. #define AT91_SMC_CSR_TDF(x) ((x & 0xF) << 8)
  51. #define AT91_SMC_CSR_WSEN 0x00000080
  52. #define AT91_SMC_CSR_NWS(x) (x & 0x7F)
  53. typedef struct at91_bfc {
  54. u32 mr; /* 0x00 SDRAMC Mode Register */
  55. } at91_bfc_t;
  56. typedef struct at91_mc {
  57. u32 rcr; /* 0x00 MC Remap Control Register */
  58. u32 asr; /* 0x04 MC Abort Status Register */
  59. u32 aasr; /* 0x08 MC Abort Address Status Reg */
  60. u32 mpr; /* 0x0C MC Master Priority Register */
  61. u32 reserved1[20]; /* 0x10-0x5C */
  62. at91_ebi_t ebi; /* 0x60 - 0x6C EBI */
  63. at91_smc_t smc; /* 0x70 - 0x8C SMC User Interface */
  64. at91_sdramc_t sdramc; /* 0x90 - 0xBC SDRAMC User Interface */
  65. at91_bfc_t bfc; /* 0xC0 BFC User Interface */
  66. u32 reserved2[15];
  67. } at91_mc_t;
  68. #endif
  69. #endif